



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Active                                                                     |
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | -                                                                          |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                           |
| Number of I/O              | 13                                                                         |
| Program Memory Size        | 1.75KB (1K x 14)                                                           |
| Program Memory Type        | ОТР                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 96 × 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                |
| Data Converters            | -                                                                          |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Through Hole                                                               |
| Package / Case             | 18-DIP (0.300", 7.62mm)                                                    |
| Supplier Device Package    | 18-PDIP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c621a-04e-p |
|                            |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **PIC16C62X**

### **EPROM-Based 8-Bit CMOS Microcontrollers**

#### Devices included in this data sheet:

Referred to collectively as PIC16C62X.

- PIC16C620 PIC16C620A
- PIC16C621 PIC16C621A
- PIC16C622 PIC16C622A
- PIC16CR620A

#### **High Performance RISC CPU:**

- Only 35 instructions to learn
- All single cycle instructions (200 ns), except for program branches which are two-cycle
- Operating speed:
  - DC 40 MHz clock input
  - DC 100 ns instruction cycle

| Device      | Program<br>Memory | Data<br>Memory |
|-------------|-------------------|----------------|
| PIC16C620   | 512               | 80             |
| PIC16C620A  | 512               | 96             |
| PIC16CR620A | 512               | 96             |
| PIC16C621   | 1K                | 80             |
| PIC16C621A  | 1K                | 96             |
| PIC16C622   | 2K                | 128            |
| PIC16C622A  | 2K                | 128            |

· Interrupt capability

- 16 special function hardware registers
- 8-level deep hardware stack
- Direct, Indirect and Relative addressing modes

#### **Peripheral Features:**

- 13 I/O pins with individual direction control
- High current sink/source for direct LED drive
- Analog comparator module with:
- Two analog comparators
- Programmable on-chip voltage reference (VREF) module
- Programmable input multiplexing from device inputs and internal voltage reference
- Comparator outputs can be output signals
- Timer0: 8-bit timer/counter with 8-bit programmable prescaler

#### Pin Diagrams

#### PDIP, SOIC, Windowed CERDIP



#### **Special Microcontroller Features:**

- · Power-on Reset (POR)
- Power-up Timer (PWRT) and Oscillator Start-up Timer (OST)
- Brown-out Reset
- Watchdog Timer (WDT) with its own on-chip RC oscillator for reliable operation
- · Programmable code protection
- · Power saving SLEEP mode
- Selectable oscillator options
- Serial in-circuit programming (via two pins)
- Four user programmable ID locations

#### **CMOS Technology:**

- Low power, high speed CMOS EPROM technology
- Fully static design
- · Wide operating range
  - 2.5V to 5.5V
- Commercial, industrial and extended temperature range
- Low power consumption
  - < 2.0 mA @ 5.0V, 4.0 MHz
  - 15 μA typical @ 3.0V, 32 kHz
  - < 1.0 μA typical standby current @ 3.0V

#### **Table of Contents**

| 1.0     | General Description                 | . 5 |
|---------|-------------------------------------|-----|
| 2.0     | PIC16C62X Device Varieties          | . 7 |
|         | Architectural Overview              |     |
|         | Memory Organization                 |     |
| 5.0     | I/O Ports                           | 25  |
| 6.0     | Timer0 Module                       | 31  |
| 7.0     | Comparator Module                   | 37  |
| 8.0     | Voltage Reference Module            | 43  |
| 9.0     | Special Features of the CPU         | 45  |
| 10.0    | Instruction Set Summary             | 61  |
|         | Development Support                 |     |
| 12.0    | Electrical Specifications           | 81  |
| 13.0    | Device Characterization Information | 09  |
| 14.0    | Packaging Information 1             | 13  |
|         | Jix A: Enhancements 1               |     |
| Append  | Jix B: Compatibility                | 19  |
| Index   |                                     | 21  |
| On-Line | e Support 1                         | 23  |
| System  | Is Information and Upgrade Hot Line | 23  |
|         | Response 1                          |     |
| Product | t Identification System 1           | 25  |

#### TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@mail.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com/cn to receive the most current information on all of our products.

|             |                                        | PIC16C620 <sup>(3)</sup>            | PIC16C620A <sup>(1)(4)</sup>        | PIC16CR620A <sup>(2)</sup>          | PIC16C621 <sup>(3)</sup>            | PIC16C621A <sup>(1)(4)</sup>        | PIC16C622 <sup>(3)</sup>            | PIC16C622A <sup>(1)(4)</sup>        |
|-------------|----------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| Clock       | Maximum Frequency of Operation (MHz)   | 20                                  | 40                                  | 20                                  | 20                                  | 40                                  | 20                                  | 40                                  |
| Memory      | EPROM Program<br>Memory<br>(x14 words) | 512                                 | 512                                 | 512                                 | 1K                                  | 1K                                  | 2К                                  | 2К                                  |
|             | Data Memory (bytes)                    | 80                                  | 96                                  | 96                                  | 80                                  | 96                                  | 128                                 | 128                                 |
| Peripherals | Timer Module(s)                        | TMR0                                | TMR0                                | TMRO                                | TMR0                                | TMR0                                | TMR0                                | TMR0                                |
|             | Comparators(s)                         | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   |
|             | Internal Reference<br>Voltage          | Yes                                 |
| Features    | Interrupt Sources                      | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   |
|             | I/O Pins                               | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  |
|             | Voltage Range (Volts)                  | 2.5-6.0                             | 2.7-5.5                             | 2.5-5.5                             | 2.5-6.0                             | 2.7-5.5                             | 2.5-6.0                             | 2.7-5.5                             |
|             | Brown-out Reset                        | Yes                                 |
|             | Packages                               | 18-pin DIP,<br>SOIC;<br>20-pin SSOP |

#### TABLE 1-1: PIC16C62X FAMILY OF DEVICES

All PICmicro<sup>®</sup> Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C62X Family devices use serial programming with clock pin RB6 and data pin RB7.

**Note 1:** If you change from this device to another device, please verify oscillator characteristics in your application.

2: For ROM parts, operation from 2.0V - 2.5V will require the PIC16LCR62XA parts.

**3:** For OTP parts, operation from 2.5V - 3.0V will require the PIC16LC62X part.

4: For OTP parts, operation from 2.7V - 3.0V will require the PIC16LC62XA part.

#### 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16C62X family can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16C62X uses a Harvard architecture, in which, program and data are accessed from separate memories using separate busses. This improves bandwidth over traditional von Neumann architecture, where program and data are fetched from the same memory. Separating program and data memory further allows instructions to be sized differently than 8-bit wide data word. Instruction opcodes are 14-bits wide making it possible to have all single word instructions. A 14-bit wide program memory access bus fetches a 14-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (35) execute in a single cycle (200 ns @ 20 MHz) except for program branches.

The PIC16C620(A) and PIC16CR620A address 512 x 14 on-chip program memory. The PIC16C621(A) addresses 1K x 14 program memory. The PIC16C622(A) addresses 2K x 14 program memory. All program memory is internal.

The PIC16C62X can directly or indirectly address its register files or data memory. All special function registers including the program counter are mapped in the data memory. The PIC16C62X has an orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any Addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC16C62X simple yet efficient. In addition, the learning curve is reduced significantly.

The PIC16C62X devices contain an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8-bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the working register (W register). The other operand is a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. The C and DC bits operate as a Borrow and Digit Borrow out bit, respectively, bit in subtraction. See the SUBLW and SUBWF instructions for examples.

A simplified block diagram is shown in Figure 3-1, with a description of the device pins in Table 3-1.

#### 6.0 TIMER0 MODULE

The Timer0 module timer/counter has the following features:

- 8-bit timer/counter
- Readable and writable
- 8-bit software programmable prescaler
- · Internal or external clock select
- · Interrupt on overflow from FFh to 00h
- · Edge select for external clock

Figure 6-1 is a simplified block diagram of the Timer0 module.

Timer mode is selected by clearing the T0CS bit (OPTION<5>). In Timer mode, the TMR0 will increment every instruction cycle (without prescaler). If Timer0 is written, the increment is inhibited for the following two cycles (Figure 6-2 and Figure 6-3). The user can work around this by writing an adjusted value to TMR0.

Counter mode is selected by setting the T0CS bit. In this mode, Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the source edge (T0SE) control bit (OPTION<4>). Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 6.2.

The prescaler is shared between the Timer0 module and the Watchdog Timer. The prescaler assignment is controlled in software by the control bit PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale value of 1:2, 1:4, ..., 1:256 are selectable. Section 6.3 details the operation of the prescaler.

#### 6.1 TIMER0 Interrupt

Timer0 interrupt is generated when the TMR0 register timer/counter overflows from FFh to 00h. This overflow sets the T0IF bit. The interrupt can be masked by clearing the T0IE bit (INTCON<5>). The T0IF bit (INTCON<2>) must be cleared in software by the Timer0 module interrupt service routine before reenabling this interrupt. The Timer0 interrupt cannot wake the processor from SLEEP, since the timer is shut off during SLEEP. See Figure 6-4 for Timer0 interrupt timing.



#### FIGURE 6-2: TIMER0 (TMR0) TIMING: INTERNAL CLOCK/NO PRESCALER

| (Program<br>Counter) | ( PC-1      | ) PC        | ( <u>PC+1</u> )        | PC+2                   | <u>PC+3</u> χ          | PC+4                   | PC+5 χ                     | PC+6                     |
|----------------------|-------------|-------------|------------------------|------------------------|------------------------|------------------------|----------------------------|--------------------------|
| Instruction<br>Fetch |             | MOVWF TMR   | 0MOVF TMR0,V           | MOVF TMR0,W            | MOVF TMR0,W            | MOVF TMR0,W            | MOVF TMR0,W                | 1                        |
|                      | i.          | 1           |                        |                        | i                      |                        | i                          |                          |
| TMR0                 | то х        | T0+1 )(     | T0+2 X                 | 1                      | NT0                    |                        | NT0+1 \                    | NT0+2 )                  |
| Instruction          | 1<br>1<br>1 | 1<br>1<br>1 | <b></b>                | <b>≜</b>               | <b>≜</b>               | <b>†</b>               | <b>†</b>                   | <b>≜</b>                 |
| Executed             | 1           | 1           | Write TMR0<br>executed | Read TMR0<br>reads NT0 | Read TMR0<br>reads NT0 | Read TMR0<br>reads NT0 | Read TMR0<br>reads NT0 + 1 | Read TMR0<br>reads NT0 + |

#### 6.3 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 6-6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusive between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable.



#### FIGURE 6-6: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER

#### 7.0 COMPARATOR MODULE

The comparator module contains two analog comparators. The inputs to the comparators are multiplexed with the RA0 through RA3 pins. The On-Chip Voltage Reference (Section 8.0) can also be an input to the comparators.

The CMCON register, shown in Register 7-1, controls the comparator input and output multiplexers. A block diagram of the comparator is shown in Figure 7-1.

#### REGISTER 7-1: CMCON REGISTER (ADDRESS 1Fh)

|         |                   |                                 | <b>(</b> | ,   |       |       |       |       |  |  |  |  |  |  |  |
|---------|-------------------|---------------------------------|----------|-----|-------|-------|-------|-------|--|--|--|--|--|--|--|
|         | R-0               | R-0                             | U-0      | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |  |  |  |  |
|         | C2OUT             | C10UT                           | —        | —   | CIS   | CM2   | CM1   | CM0   |  |  |  |  |  |  |  |
|         | bit 7             |                                 |          |     |       |       |       | bit 0 |  |  |  |  |  |  |  |
|         |                   |                                 |          |     |       |       |       |       |  |  |  |  |  |  |  |
| bit 7   | <b>C2OUT</b> : Co | C2OUT: Comparator 2 output      |          |     |       |       |       |       |  |  |  |  |  |  |  |
|         | 1 = C2 VIN        | 1 = C2 VIN + > C2 VIN -         |          |     |       |       |       |       |  |  |  |  |  |  |  |
|         | 0 = C2 VIN        | 0 = C2 VIN + < C2 VIN -         |          |     |       |       |       |       |  |  |  |  |  |  |  |
| bit 6   | <b>C1OUT</b> : Co | C10UT: Comparator 1 output      |          |     |       |       |       |       |  |  |  |  |  |  |  |
|         | 1 = C1 VIN        | + > C1 VIN-                     |          |     |       |       |       |       |  |  |  |  |  |  |  |
|         | 0 = C1 VIN        | $0 = C1 V_{IN} + C1 V_{IN}$     |          |     |       |       |       |       |  |  |  |  |  |  |  |
| bit 5-4 | Unimplem          | ented: Read                     | d as '0' |     |       |       |       |       |  |  |  |  |  |  |  |
| bit 3   | CIS: Comp         | arator Input                    | Switch   |     |       |       |       |       |  |  |  |  |  |  |  |
|         | When CM<          | <2:0>: = 001                    | :        |     |       |       |       |       |  |  |  |  |  |  |  |
|         | 1 = C1 VIN-       | - connects to                   | o RA3    |     |       |       |       |       |  |  |  |  |  |  |  |
|         | 0 = C1 VIN        | - connects to                   | o RA0    |     |       |       |       |       |  |  |  |  |  |  |  |
|         | When CM<          | <2:0> = 010:                    |          |     |       |       |       |       |  |  |  |  |  |  |  |
|         |                   | <ul> <li>connects to</li> </ul> |          |     |       |       |       |       |  |  |  |  |  |  |  |
|         |                   | I- connects t                   |          |     |       |       |       |       |  |  |  |  |  |  |  |
|         |                   | - connects to                   |          |     |       |       |       |       |  |  |  |  |  |  |  |
|         | C2 VIN            | I- connects t                   | 0 RA1    |     |       |       |       |       |  |  |  |  |  |  |  |
| bit 2-0 | CM<2:0>:          | Comparator                      | mode.    |     |       |       |       |       |  |  |  |  |  |  |  |
|         |                   |                                 |          |     |       |       |       |       |  |  |  |  |  |  |  |
|         | Legend:           |                                 |          |     |       |       |       |       |  |  |  |  |  |  |  |

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### 9.1 Configuration Bits

The configuration bits can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. These bits are mapped in program memory location 2007h.

The user will note that address 2007h is beyond the user program memory space. In fact, it belongs to the special test/configuration memory space (2000h - 3FFFh), which can be accessed only during programming.

#### REGISTER 9-1: CONFIGURATION WORD (ADDRESS 2007h)

| CP1              | CP0 <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | CP1                                                                                                                                                                                                                                                                                                                                                                                                     | CP0 <sup>(2)</sup> | CP1     | CP0 <sup>(2)</sup>    |        | BODEN                     | CP1     | CP0 <sup>(2)</sup> | PWRTE       | WDTE      | F0SC1     | F0SC0 |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|-----------------------|--------|---------------------------|---------|--------------------|-------------|-----------|-----------|-------|
| bit 13           | ļ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                | ļļ                 |         | ļ                     |        | <u> </u>                  | <u></u> | <u>I</u>           | <u></u>     | <u> </u>  | ļ         | bit 0 |
| bit 13-8<br>5-4: | bit 13-8, <b>CP&lt;1:0&gt;:</b> Code protection bit pairs <sup>(2)</sup><br>5-4: Code protection for 2K program memory<br>11 = Program memory code protection off<br>10 = 0400h-07FFh code protected<br>01 = 0200h-07FFh code protected<br>00 = 0000h-07FFh code protected<br>Code protection for 1K program memory<br>11 = Program memory code protection off<br>10 = Program memory code protected<br>00 = 0000h-03FFh code protected<br>00 = 0000h-03FFh code protected<br>Code protection for 0.5K program memory<br>11 = Program memory code protection off<br>10 = Program memory code protection off |                                                                                                                                                                                                                                                                                                                                                                                                         |                    |         |                       |        |                           |         |                    |             |           |           |       |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                       | m memo<br>-01FFh c |         |                       | on off |                           |         |                    |             |           |           |       |
| bit 7            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                         | nted: Re           | -       |                       |        |                           |         |                    |             |           |           |       |
| bit 6            | BOI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DEN: Br                                                                                                                                                                                                                                                                                                                                                                                                 | own-out l          | Reset E | nable bit             | (1)    |                           |         |                    |             |           |           |       |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | BOR en<br>BOR dis                                                                                                                                                                                                                                                                                                                                                                                       |                    |         |                       |        |                           |         |                    |             |           |           |       |
| bit 3            | 1 =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <b>RTE</b> : Po<br>PWRT o<br>PWRT e                                                                                                                                                                                                                                                                                                                                                                     |                    | īmer Er | able bit <sup>(</sup> | 1, 3)  |                           |         |                    |             |           |           |       |
| bit 2            | 1 =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | WDT en                                                                                                                                                                                                                                                                                                                                                                                                  |                    | mer Ena | able bit              |        |                           |         |                    |             |           |           |       |
| bit 1-0          | 11 =<br>10 =<br>01 =<br>00 =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <ul> <li>0 = WDT disabled</li> <li>FOSC1:FOSC0: Oscillator Selection bits</li> <li>11 = RC oscillator</li> <li>10 = HS oscillator</li> <li>01 = XT oscillator</li> <li>00 = LP oscillator</li> <li>Note 1: Enabling Brown-out Reset automatically enables Power-up Timer (PWRT) regardless of the value of bit PWRTE. Ensure the Power-up Timer is enabled anytime Brown-out Detect Reset is</li> </ul> |                    |         |                       |        |                           |         |                    |             |           |           |       |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2: Al<br>lis                                                                                                                                                                                                                                                                                                                                                                                            | ted.               |         |                       |        | e given the<br>Power-up T |         |                    | nable the c | code prot | tection s | cheme |
| Legend<br>R = Re | l:<br>adable b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | it                                                                                                                                                                                                                                                                                                                                                                                                      |                    | W =     | Writable              | bit    | U =                       | Unimple | emented            | bit, read a | s '0'     |           |       |

#### 9.3 RESET

The PIC16C62X differentiates between various kinds of RESET:

- a) Power-on Reset (POR)
- b) MCLR Reset during normal operation
- c) MCLR Reset during SLEEP
- d) WDT Reset (normal operation)
- e) WDT wake-up (SLEEP)
- f) Brown-out Reset (BOR)

Some registers are not affected in any RESET condition Their status is unknown on POR and unchanged in any other RESET. Most other registers are reset to a "RESET state" on Power-on Reset,

MCLR Reset, WDT Reset and MCLR Reset during SLEEP. They are not affected by a WDT wake-up, since this is viewed as the resumption of normal operation. TO and PD bits are set or cleared differently in different RESET situations as indicated in Table 9-2. These bits are used in software to determine the nature of the RESET. See Table 9-5 for a full description of RESET states of all registers.

A simplified block diagram of the on-chip RESET circuit is shown in Figure 9-6.

The  $\overline{\text{MCLR}}$  Reset path has a noise filter to detect and ignore small pulses. See Table 12-5 for pulse width specification.





#### 9.4.5 TIME-OUT SEQUENCE

On power-up the time-out sequence is as follows: First PWRT time-out is invoked after POR has expired. Then OST is activated. The total time-out will vary based on oscillator configuration and <u>PWRTE</u> bit status. For example, in RC mode with <u>PWRTE</u> bit erased (<u>PWRT</u> disabled), there will be no time-out at all. Figure 9-8, Figure 9-9 and Figure 9-10 depict time-out sequences.

Since the time-outs occur from the POR pulse, if  $\overline{\text{MCLR}}$  is kept low long enough, the time-outs will expire. Then bringing  $\overline{\text{MCLR}}$  high will begin execution immediately (see Figure 9-9). This is useful for testing purposes or to synchronize more than one PIC16C62X device operating in parallel.

Table 9-4 shows the RESET conditions for some special registers, while Table 9-5 shows the RESET conditions for all the registers.

#### 9.4.6 POWER CONTROL (PCON)/ STATUS REGISTER

The power control/STATUS register, PCON (address 8Eh), has two bits.

Bit0 is  $\overline{\text{BOR}}$  (Brown-out).  $\overline{\text{BOR}}$  is unknown on Poweron Reset. It must then be set by the user and checked on subsequent RESETS to see if  $\overline{\text{BOR}} = 0$ , indicating that a brown-out has occurred. The  $\overline{\text{BOR}}$  STATUS bit is a don't care and is not necessarily predictable if the brown-out circuit is disabled (by setting BODEN bit = 0 in the Configuration word).

Bit1 is POR (Power-on Reset). It is a '0' on Power-on Reset and unaffected otherwise. The user must write a '1' to this bit following a Power-on Reset. On a subsequent RESET, if POR is '0', it will indicate that a Power-on Reset must have occurred (VDD may have gone too low).

| Oscillator Configuration | Powe              | er-up     | Brown-out Reset   | Wake-up    |
|--------------------------|-------------------|-----------|-------------------|------------|
|                          | PWRTE = 0         | PWRTE = 1 | Brown-out Reset   | from SLEEP |
| XT, HS, LP               | 72 ms + 1024 Tosc | 1024 Tosc | 72 ms + 1024 Tosc | 1024 Tosc  |
| RC                       | 72 ms             | _         | 72 ms             | _          |

#### TABLE 9-1: TIME-OUT IN VARIOUS SITUATIONS

| <b>TABLE 9-2</b> : | STATUS/PCON BITS AND THEIR SIGNIFICANCE |
|--------------------|-----------------------------------------|
|--------------------|-----------------------------------------|

| POR | BOR | то | PD |                                    |  |  |  |
|-----|-----|----|----|------------------------------------|--|--|--|
| 0   | Х   | 1  | 1  | Power-on Reset                     |  |  |  |
| 0   | Х   | 0  | Х  | Illegal, TO is set on POR          |  |  |  |
| 0   | Х   | Х  | 0  | Illegal, PD is set on POR          |  |  |  |
| 1   | 0   | Х  | Х  | Brown-out Reset                    |  |  |  |
| 1   | 1   | 0  | u  | WDT Reset                          |  |  |  |
| 1   | 1   | 0  | 0  | WDT Wake-up                        |  |  |  |
| 1   | 1   | u  | u  | MCLR Reset during normal operation |  |  |  |
| 1   | 1   | 1  | 0  | MCLR Reset during SLEEP            |  |  |  |

Legend: u = unchanged, x = unknown

#### TABLE 9-3: SUMMARY OF REGISTERS ASSOCIATED WITH BROWN-OUT

| Address | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR Reset | Value on all<br>other<br>RESETS <sup>(1)</sup> |
|---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------------|------------------------------------------------|
| 83h     | STATUS |       |       |       | TO    | PD    |       |       |       | 0001 1xxx             | 000q quuu                                      |
| 8Eh     | PCON   | _     | _     |       | _     | _     | _     | POR   | BOR   | 0x                    | uq                                             |

Legend: u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition.

**Note 1:** Other (non Power-up) Resets include MCLR Reset, Brown-out Reset and Watchdog Timer Reset during normal operation.

#### 9.9 Code Protection

If the code protection bit(s) have not been programmed, the on-chip program memory can be read out for verification purposes.

| Note: | Microchip                    | does | not | recommend | code |  |
|-------|------------------------------|------|-----|-----------|------|--|
|       | protecting windowed devices. |      |     |           |      |  |

#### 9.10 ID Locations

Four memory locations (2000h-2003h) are designated as ID locations where the user can store checksum or other code identification numbers. These locations are not accessible during normal execution, but are readable and writable during Program/Verify. Only the Least Significant 4 bits of the ID locations are used.

#### 9.11 In-Circuit Serial Programming™

The PIC16C62X microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

The device is placed into a Program/Verify mode by holding the RB6 and RB7 pins low, while raising the MCLR (VPP) pin from VIL to VIHH (see programming specification). RB6 becomes the programming clock and RB7 becomes the programming data. Both RB6 and RB7 are Schmitt Trigger inputs in this mode.

After RESET, to place the device into Programming/ Verify mode, the program counter (PC) is at location 00h. A 6-bit command is then supplied to the device. Depending on the command, 14-bits of program data are then supplied to or from the device, depending if the command was a load or a read. For complete details of serial programming, please refer to the PIC16C6X/7X/9XX Programming Specification (DS30228).

A typical In-Circuit Serial Programming connection is shown in Figure 9-19.

## FIGURE 9-19:

#### TYPICAL IN-CIRCUIT SERIAL PROGRAMMING CONNECTION



| DECFSZ           | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] DECFSZ f,d                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                                                                                                                      |  |  |  |  |
| Operation:       | (f) - 1 $\rightarrow$ (dest); skip if result = 0                                                                                                                                                                                                                                                                                       |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Encoding:        | 00 1011 dfff ffff                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| Description:     | The contents of register 'f' are<br>decremented. If 'd' is 0, the result<br>is placed in the W register. If 'd' is<br>1, the result is placed back in<br>register 'f'.<br>If the result is 0, the next instruc-<br>tion, which is already fetched, is<br>discarded. A NOP is executed<br>instead making it a two-cycle<br>instruction. |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| Cycles:          | 1(2)                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Example          | HERE DECFSZ CNT, 1<br>GOTO LOOP<br>CONTINUE •<br>•                                                                                                                                                                                                                                                                                     |  |  |  |  |
|                  | $\begin{array}{rcl} PC &=& address \ {\tt HERE} \\ \mbox{After Instruction} \\ CNT &=& CNT - 1 \\ \mbox{if CNT} &=& 0, \\ PC &=& address \ {\tt CONTINUE} \\ \mbox{if CNT} \neq& 0, \\ PC &=& address \ {\tt HERE} + 1 \\ \end{array}$                                                                                                 |  |  |  |  |
| GOTO             | Unconditional Branch                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Syntax:          | [ <i>label</i> ] GOTO k                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Operands:        | $0 \le k \le 2047$                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Operation:       | $k \rightarrow PC<10:0>$<br>PCLATH<4:3> $\rightarrow$ PC<12:11>                                                                                                                                                                                                                                                                        |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Encoding:        | 10 1kkk kkkk kkkk                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| Description:     | GOTO is an unconditional branch.<br>The eleven bit immediate value is<br>loaded into PC bits <10:0>. The<br>upper bits of PC are loaded from<br>PCLATH<4:3>. GOTO is a two-<br>cycle instruction.                                                                                                                                      |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| Cycles:          | 2                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| Example          | GOTO THERE                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                  | After Instruction<br>PC = Address THERE                                                                                                                                                                                                                                                                                                |  |  |  |  |

| INCF             | Increment f                                                                                                                                                            |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] INCF f,d                                                                                                                                              |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>d $\in [0,1]$                                                                                                                                     |  |  |  |  |  |
| Operation:       | (f) + 1 $\rightarrow$ (dest)                                                                                                                                           |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                      |  |  |  |  |  |
| Encoding:        | 00 1010 dfff ffff                                                                                                                                                      |  |  |  |  |  |
| Description:     | The contents of register 'f' are<br>incremented. If 'd' is 0, the result<br>is placed in the W register. If 'd' is<br>1, the result is placed back in<br>register 'f'. |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                      |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                      |  |  |  |  |  |
| Example          | INCF CNT, 1                                                                                                                                                            |  |  |  |  |  |
|                  | Before Instruction $CNT$ =0xFFZ=0After Instruction $CNT$ =0x00Z=1                                                                                                      |  |  |  |  |  |

#### 11.20 PICDEM 18R PIC18C601/801 Demonstration Board

The PICDEM 18R demonstration board serves to assist development of the PIC18C601/801 family of Microchip microcontrollers. It provides hardware implementation of both 8-bit Multiplexed/De-multiplexed and 16-bit Memory modes. The board includes 2 Mb external FLASH memory and 128 Kb SRAM memory, as well as serial EEPROM, allowing access to the wide range of memory types supported by the PIC18C601/801.

#### 11.21 PICDEM LIN PIC16C43X Demonstration Board

The powerful LIN hardware and software kit includes a series of boards and three PICmicro microcontrollers. The small footprint PIC16C432 and PIC16C433 are used as slaves in the LIN communication and feature on-board LIN transceivers. A PIC16F874 FLASH microcontroller serves as the master. All three micro-controllers are programmed with firmware to provide LIN bus communication.

#### 11.22 PICkit<sup>™</sup> 1 FLASH Starter Kit

A complete "development system in a box", the PICkit FLASH Starter Kit includes a convenient multi-section board for programming, evaluation, and development of 8/14-pin FLASH PIC<sup>®</sup> microcontrollers. Powered via USB, the board operates under a simple Windows GUI. The PICkit 1 Starter Kit includes the user's guide (on CD ROM), PICkit 1 tutorial software and code for various applications. Also included are MPLAB<sup>®</sup> IDE (Integrated Development Environment) software, software and hardware "Tips 'n Tricks for 8-pin FLASH PIC<sup>®</sup> Microcontrollers" Handbook and a USB Interface Cable. Supports all current 8/14-pin FLASH PIC microcontrollers, as well as many future planned devices.

#### 11.23 PICDEM USB PIC16C7X5 Demonstration Board

The PICDEM USB Demonstration Board shows off the capabilities of the PIC16C745 and PIC16C765 USB microcontrollers. This board provides the basis for future USB products.

#### 11.24 Evaluation and Programming Tools

In addition to the PICDEM series of circuits, Microchip has a line of evaluation kits and demonstration software for these products.

- KEELOQ evaluation and programming tools for Microchip's HCS Secure Data Products
- CAN developers kit for automotive network applications
- Analog design boards and filter design software
- PowerSmart battery charging evaluation/ calibration kits
- IrDA<sup>®</sup> development kit
- microID development and rfLab<sup>™</sup> development software
- SEEVAL<sup>®</sup> designer kit for memory evaluation and endurance calculations
- PICDEM MSC demo boards for Switching mode power supply, high power IR driver, delta sigma ADC, and flow rate sensor

Check the Microchip web page and the latest Product Line Card for the complete list of demonstration and evaluation kits.

#### 12.0 ELECTRICAL SPECIFICATIONS

#### Absolute Maximum Ratings †

| Ambient Temperature under bias                                                                                 | 40° to +125°C                    |
|----------------------------------------------------------------------------------------------------------------|----------------------------------|
| Storage Temperature                                                                                            | 65° to +150°C                    |
| Voltage on any pin with respect to Vss (except VDD and MCLR)                                                   | 0.6V to VDD +0.6V                |
| Voltage on VDD with respect to Vss                                                                             | 0 to +7.5V                       |
| Voltage on MCLR with respect to Vss (Note 2)                                                                   | 0 to +14V                        |
| Voltage on RA4 with respect to Vss                                                                             |                                  |
| Total power Dissipation (Note 1)                                                                               | 1.0W                             |
| Maximum Current out of Vss pin                                                                                 | 300 mA                           |
| Maximum Current into VDD pin                                                                                   | 250 mA                           |
| Input Clamp Current, Iк (Vi <0 or Vi> VDD)                                                                     | ±20 mA                           |
| Output Clamp Current, Iок (Vo <0 or Vo>VDD)                                                                    | ±20 mA                           |
| Maximum Output Current sunk by any I/O pin                                                                     | 25 mA                            |
| Maximum Output Current sourced by any I/O pin                                                                  | 25 mA                            |
| Maximum Current sunk by PORTA and PORTB                                                                        | 200 mA                           |
| Maximum Current sourced by PORTA and PORTB                                                                     | 200 mA                           |
| <b>Note 1:</b> Power dissipation is calculated as follows: PDIS = VDD x {IDD - $\sum$ IOH} + $\sum$ {(VDD-VOH) | ) x IOH} + $\Sigma$ (VOI x IOL). |

2: Voltage spikes below Vss at the MCLR pin, inducing currents greater than 80 mA, may cause latchup. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR pin rather than pulling this pin directly to Vss.

**† NOTICE**: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### 12.3 DC CHARACTERISTICS: PIC16CR62XA-04 (Commercial, Industrial, Extended) PIC16CR62XA-20 (Commercial, Industrial, Extended) PIC16LCR62XA-04 (Commercial, Industrial, Extended) (CONT.)

| PIC16CR62XA-04<br>PIC16CR62XA-20 |                                              |                                                                                                                                                                 |                  | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}$ C $\leq$ TA $\leq$ +85°C for industrial and $0^{\circ}$ C $\leq$ TA $\leq$ +70°C for commercial and $-40^{\circ}$ C $\leq$ TA $\leq$ +125°C for extendedStandard Operation $2$ and time (unless otherwise stated) |                              |                            |                                                                                 |  |  |
|----------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------|---------------------------------------------------------------------------------|--|--|
|                                  |                                              |                                                                                                                                                                 |                  | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}$ C $\leq TA \leq +85^{\circ}$ C for industrial and $0^{\circ}$ C $\leq TA \leq +70^{\circ}$ C for commercial and $-40^{\circ}$ C $\leq TA \leq +125^{\circ}$ C for extended                                        |                              |                            |                                                                                 |  |  |
| Param.<br>No.                    | Sym                                          | Characteristic                                                                                                                                                  | Min              | Тур†                                                                                                                                                                                                                                                                                                         | Мах                          | Units                      | Conditions                                                                      |  |  |
| D020                             | IPD                                          | Power-down Current <sup>(3)</sup>                                                                                                                               |                  | 200<br>0.400<br>0.600<br>5.0                                                                                                                                                                                                                                                                                 | 950<br>1.8<br>2.2<br>9.0     | nA<br>μA<br>μA<br>μA       | VDD = 3.0V<br>VDD = 4.5V*<br>VDD = 5.5V<br>VDD = 5.5V Extended Temp.            |  |  |
| D020                             | IPD                                          | Power-down Current <sup>(3)</sup>                                                                                                                               |                  | 200<br>200<br>0.600<br>5.0                                                                                                                                                                                                                                                                                   | 850<br>950<br>2.2<br>9.0     | nA<br>nA<br>μA<br>μA       | VDD = 2.5V<br>VDD = 3.0V*<br>VDD = 5.5V<br>VDD = 5.5V Extended                  |  |  |
| D022<br>D022A<br>D023<br>D023A   | ΔIWDT<br>ΔIBOR<br>ΔICOMP<br>ΔIVREF           | WDT Current <sup>(5)</sup><br>Brown-out Reset Current <sup>(5)</sup><br>Comparator Current for each<br>Comparator <sup>(5)</sup><br>VREF Current <sup>(5)</sup> |                  | 6.0<br>75<br>30<br>80                                                                                                                                                                                                                                                                                        | 10<br>12<br>125<br>60<br>135 | μΑ<br>μΑ<br>μΑ<br>μΑ       | VDD=4.0V $(125°C)$ BOD enabled, VDD = 5.0V<br>VDD = 4.0V<br>VDD = 4.0V          |  |  |
| D022A<br>D022A<br>D022A<br>D023A | ΔIWREF<br>ΔIWDT<br>ΔIBOR<br>ΔICOMP<br>ΔIVREF | WDT Current <sup>(5)</sup><br>Brown-out Reset Current <sup>(5)</sup><br>Comparator Current for each<br>Comparator <sup>(5)</sup><br>VREF Current <sup>(5)</sup> |                  | 6.0<br>75<br>30<br>80                                                                                                                                                                                                                                                                                        | 10<br>12<br>125<br>60<br>135 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | $VDD = 4.0V$ $(125^{\circ}C)$ BOD enabled, VDD = 5.0V $VDD = 4.0V$ $VDD = 4.0V$ |  |  |
| 1A                               | Fosc                                         | LP Oscillator Operating Frequency<br>RC Oscillator Operating Frequency<br>XT Oscillator Operating Frequency<br>HS Oscillator Operating Frequency                | 0<br>0<br>0<br>0 |                                                                                                                                                                                                                                                                                                              | 200<br>4<br>4<br>20          | kHz<br>MHz<br>MHz<br>MHz   | All temperatures<br>All temperatures<br>All temperatures<br>All temperatures    |  |  |
| 1A                               | Fosc                                         | LP Oscillator Operating Frequency<br>RC Oscillator Operating Frequency<br>XT Oscillator Operating Frequency<br>HS Oscillator Operating Frequency                | 0<br>0<br>0<br>0 | <br> <br> <br>                                                                                                                                                                                                                                                                                               | 200<br>4<br>4<br>20          | kHz<br>MHz<br>MHz<br>MHz   | All temperatures<br>All temperatures<br>All temperatures<br>All temperatures    |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD,

 $\overline{MCLR}$  = VDD; WDT enabled/disabled as specified.

3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss.

4: For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ.

5: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

6: Commercial temperature range only.





### FIGURE 12-14: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING



#### FIGURE 12-15: BROWN-OUT RESET TIMING



## TABLE 12-5:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP<br/>TIMER REQUIREMENTS

| Parameter<br>No. | Sym   | Characteristic                                   | Min  | Тур†      | Max  | Units | Conditions                       |
|------------------|-------|--------------------------------------------------|------|-----------|------|-------|----------------------------------|
| 30               | TmcL  | MCLR Pulse Width (low)                           | 2000 | —         | _    | ns    | -40° to +85°C                    |
| 31               | Twdt  | Watchdog Timer Time-out Period<br>(No Prescaler) | 7*   | 18        | 33*  | ms    | VDD = 5.0V, -40° to +85°C        |
| 32               | Tost  | Oscillation Start-up Timer Period                |      | 1024 Tosc | _    |       | Tosc = OSC1 period               |
| 33               | Tpwrt | Power-up Timer Period                            | 28*  | 72        | 132* | ms    | VDD = 5.0V, -40° to +85°C        |
| 34               | Tioz  | I/O hi-impedance from MCLR low                   |      | —         | 2.0  | μS    |                                  |
| 35               | TBOR  | Brown-out Reset Pulse Width                      | 100* | _         |      | μS    | $3.7V \leq V\text{DD} \leq 4.3V$ |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.

## PIC16C62X





18-Lead Plastic Dual In-line (P) – 300 mil (PDIP)



|                            |          | INCHES* |      | MILLIMETERS |       |       |       |
|----------------------------|----------|---------|------|-------------|-------|-------|-------|
| Dimension                  | n Limits | MIN     | NOM  | MAX         | MIN   | NOM   | MAX   |
| Number of Pins             | n        |         | 18   |             |       | 18    |       |
| Pitch                      | р        |         | .100 |             |       | 2.54  |       |
| Top to Seating Plane       | А        | .140    | .155 | .170        | 3.56  | 3.94  | 4.32  |
| Molded Package Thickness   | A2       | .115    | .130 | .145        | 2.92  | 3.30  | 3.68  |
| Base to Seating Plane      | A1       | .015    |      |             | 0.38  |       |       |
| Shoulder to Shoulder Width | Е        | .300    | .313 | .325        | 7.62  | 7.94  | 8.26  |
| Molded Package Width       | E1       | .240    | .250 | .260        | 6.10  | 6.35  | 6.60  |
| Overall Length             | D        | .890    | .898 | .905        | 22.61 | 22.80 | 22.99 |
| Tip to Seating Plane       | L        | .125    | .130 | .135        | 3.18  | 3.30  | 3.43  |
| Lead Thickness             | С        | .008    | .012 | .015        | 0.20  | 0.29  | 0.38  |
| Upper Lead Width           | B1       | .045    | .058 | .070        | 1.14  | 1.46  | 1.78  |
| Lower Lead Width           | В        | .014    | .018 | .022        | 0.36  | 0.46  | 0.56  |
| Overall Row Spacing §      | eB       | .310    | .370 | .430        | 7.87  | 9.40  | 10.92 |
| Mold Draft Angle Top       | α        | 5       | 10   | 15          | 5     | 10    | 15    |
| Mold Draft Angle Bottom    | β        | 5       | 10   | 15          | 5     | 10    | 15    |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-001 Drawing No. C04-007

#### **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| To:       | Technical Publications Manag        | er Total Pages Sent                                       |
|-----------|-------------------------------------|-----------------------------------------------------------|
| RE:       | Reader Response                     |                                                           |
| From      | n: Name                             |                                                           |
|           | Company                             |                                                           |
|           | Address                             |                                                           |
|           |                                     |                                                           |
|           | Telephone: ()                       | FAX: ()                                                   |
| Appl      | ication (optional):                 |                                                           |
| Wou       | ld you like a reply?YN              |                                                           |
| Devi      | ce: PIC16C62X                       | _iterature Number: DS30235J                               |
| Que       | stions:                             |                                                           |
| 1. \      | What are the best features of this  | document?                                                 |
| -         |                                     |                                                           |
| <u>-</u>  |                                     |                                                           |
| 2. I      | How does this document meet yo      | ur hardware and software development needs?               |
| -         |                                     |                                                           |
| -<br>3. [ | Do you find the organization of thi | s document easy to follow? If not, why?                   |
| _         |                                     |                                                           |
| _         |                                     |                                                           |
| 4. \      | What additions to the document d    | o you think would enhance the structure and subject?      |
| -         |                                     |                                                           |
| -         |                                     |                                                           |
| 5. \      | What deletions from the documen     | t could be made without affecting the overall usefulness? |
| -         |                                     |                                                           |
| -<br>6 I  | s there any incorrect or misleadir  | a information (what and where)?                           |
| 0. 1      |                                     |                                                           |
| -         |                                     |                                                           |
| 7. H      | How would you improve this docu     | ment?                                                     |
| _         |                                     |                                                           |
| -         |                                     |                                                           |
|           |                                     |                                                           |