Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, POR, WDT | | Number of I/O | 13 | | Program Memory Size | 1.75KB (1K x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 96 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Through Hole | | Package / Case | 18-DIP (0.300", 7.62mm) | | Supplier Device Package | 18-PDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c621a-20-p | #### **Table of Contents** | 1.0 | General Description | 5 | |---------|-------------------------------------|------| | 2.0 | PIC16C62X Device Varieties | | | 3.0 | Architectural Overview | 9 | | 4.0 | Memory Organization | . 13 | | 5.0 | I/O Ports | 25 | | 6.0 | Timer0 Module | | | 7.0 | Comparator Module | | | 8.0 | Voltage Reference Module | | | 9.0 | Special Features of the CPU | | | 10.0 | Instruction Set Summary | . 61 | | 11.0 | Development Support | | | 12.0 | Electrical Specifications | . 81 | | 13.0 | Device Characterization Information | | | 14.0 | Packaging Information | | | | dix A: Enhancements | | | Append | dix B: Compatibility | 119 | | | | | | On-Line | e Support | 123 | | System | ns Information and Upgrade Hot Line | 123 | | | r Response | | | Produc | t Identification System | 125 | | | | | ### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@mail.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - · Your local Microchip sales office (see last page) - The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277 When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using. ### **Customer Notification System** Register on our web site at www.microchip.com/cn to receive the most current information on all of our products. ### 4.2.2.1 STATUS Register The STATUS register, shown in Register 4-1, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory. The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended. For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the STATUS register as 000uu1uu (where u = unchanged). It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect any STATUS bit. For other instructions not affecting any STATUS bits, see the "Instruction Set Summary". - Note 1: The IRP and RP1 bits (STATUS<7:6>) are not used by the PIC16C62X and should be programmed as '0'. Use of these bits as general purpose R/W bits is NOT recommended, since this may affect upward compatibility with future products. - 2: The <u>C and DC bits</u> operate as a Borrow and Digit Borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples. ### REGISTER 4-1: STATUS REGISTER (ADDRESS 03H OR 83H) | Reserved | Reserved | R/W-0 | R-1 | R-1 | R/W-x | R/W-x | R/W-x | |----------|----------|-------|-----|-----|-------|-------|-------| | IRP | RP1 | RP0 | TO | PD | Z | DC | С | | bit 7 | | • | | | • | | bit 0 | - bit 7 IRP: Register Bank Select bit (used for indirect addressing) - 1 = Bank 2, 3 (100h 1FFh) - 0 = Bank 0, 1 (00h FFh) The IRP bit is reserved on the PIC16C62X; always maintain this bit clear. - bit 6-5 RP<1:0>: Register Bank Select bits (used for direct addressing) - 01 = Bank 1 (80h FFh) - 00 = Bank 0 (00h 7Fh) Each bank is 128 bytes. The RP1 bit is reserved on the PIC16C62X; always maintain this bit clear. - bit 4 $\overline{\mathbf{TO}}$ : Time-out bit - 1 = After power-up, CLRWDT instruction, or SLEEP instruction - 0 = A WDT time-out occurred - bit 3 **PD**: Power-down bit - 1 = After power-up or by the CLRWDT instruction - 0 = By execution of the SLEEP instruction - bit 2 **Z**: Zero bit - 1 = The result of an arithmetic or logic operation is zero - 0 = The result of an arithmetic or logic operation is not zero - bit 1 DC: Digit carry/borrow bit (ADDWF, ADDLW, SUBLW, SUBWF instructions)(for borrow the polarity is reversed) - 1 = A carry-out from the 4th low order bit of the result occurred - 0 = No carry-out from the 4th low order bit of the result - - 1 = A carry-out from the Most Significant bit of the result occurred - 0 = No carry-out from the Most Significant bit of the result occurred **Note:** For borrow the polarity is reversed. A subtraction is executed by adding the two's complement of the second operand. For rotate (RRF, RLF) instructions, this bit is loaded with either the high or low order bit of the source register. | Legend: | | | | |--------------------|------------------|----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented | bit, read as '0' | | - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | TABLE 5-1: PORTA FUNCTIONS | Name | Bit# | Buffer<br>Type | Function | |--------------|------|----------------|------------------------------------------------------------------------------------------------| | RA0/AN0 | bit0 | ST | Input/output or comparator input | | RA1/AN1 | bit1 | ST | Input/output or comparator input | | RA2/AN2/VREF | bit2 | ST | Input/output or comparator input or VREF output | | RA3/AN3 | bit3 | ST | Input/output or comparator input/output | | RA4/T0CKI | bit4 | ST | Input/output or external clock input for TMR0 or comparator output. Output is open drain type. | Legend: ST = Schmitt Trigger input TABLE 5-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR | Value on<br>All Other<br>RESETS | |---------|-------|-------|-------|-------|------------|------------|------------|------------|------------|--------------|---------------------------------| | 05h | PORTA | _ | _ | - | RA4 | RA3 | RA2 | RA1 | RA0 | x 0000 | u 0000 | | 85h | TRISA | | | 1 | TRISA<br>4 | TRISA<br>3 | TRISA<br>2 | TRISA<br>1 | TRISA<br>0 | 1 1111 | 1 1111 | | 1Fh | CMCON | C2OUT | C1OUT | _ | _ | CIS | CM2 | CM1 | CM0 | 00 0000 | 00 0000 | | 9Fh | VRCON | VREN | VROE | VRR | _ | VR3 | VR2 | VR1 | VR0 | 000- 0000 | 000- 0000 | Legend: — = Unimplemented locations, read as '0', u = unchanged, x = unknown Note: Shaded bits are not used by PORTA. TABLE 5-3: PORTB FUNCTIONS | Name | Bit# | Buffer Type | Function | |---------|------|-----------------------|-------------------------------------------------------------------------------------------------------------------------| | RB0/INT | bit0 | TTL/ST <sup>(1)</sup> | Input/output or external interrupt input. Internal software programmable weak pull-up. | | RB1 | bit1 | TTL | Input/output pin. Internal software programmable weak pull-up. | | RB2 | bit2 | TTL | Input/output pin. Internal software programmable weak pull-up. | | RB3 | bit3 | TTL | Input/output pin. Internal software programmable weak pull-up. | | RB4 | bit4 | TTL | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up. | | RB5 | bit5 | TTL | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up. | | RB6 | bit6 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up. Serial programming clock pin. | | RB7 | bit7 | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up. Serial programming data pin. | Legend: ST = Schmitt Trigger, TTL = TTL input Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt. 2: This buffer is a Schmitt Trigger input when used in Serial Programming mode. TABLE 5-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR | Value on<br>All Other<br>RESETS | |---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----------------|---------------------------------| | 06h | PORTB | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | xxxx xxxx | uuuu uuuu | | 86h | TRISB | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | 1111 1111 | 1111 1111 | | 81h | OPTION | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | Legend: u = unchanged, x = unknown Note 1: Shaded bits are not used by PORTB. #### 6.0 TIMERO MODULE The Timer0 module timer/counter has the following features: - · 8-bit timer/counter - · Readable and writable - · 8-bit software programmable prescaler - · Internal or external clock select - · Interrupt on overflow from FFh to 00h - · Edge select for external clock Figure 6-1 is a simplified block diagram of the Timer0 module. Timer mode is selected by clearing the T0CS bit (OPTION<5>). In Timer mode, the TMR0 will increment every instruction cycle (without prescaler). If Timer0 is written, the increment is inhibited for the following two cycles (Figure 6-2 and Figure 6-3). The user can work around this by writing an adjusted value to TMR0. Counter mode is selected by setting the T0CS bit. In this mode, Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the source edge (T0SE) control bit (OPTION<4>). Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 6.2. The prescaler is shared between the Timer0 module and the Watchdog Timer. The prescaler assignment is controlled in software by the control bit PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale value of 1:2, 1:4, ..., 1:256 are selectable. Section 6.3 details the operation of the prescaler. ### 6.1 TIMER0 Interrupt Timer0 interrupt is generated when the TMR0 register timer/counter overflows from FFh to 00h. This overflow sets the T0IF bit. The interrupt can be masked by clearing the T0IE bit (INTCON<5>). The T0IF bit (INTCON<2>) must be cleared in software by the Timer0 module interrupt service routine before reenabling this interrupt. The Timer0 interrupt cannot wake the processor from SLEEP, since the timer is shut off during SLEEP. See Figure 6-4 for Timer0 interrupt timing. FIGURE 6-1: TIMERO BLOCK DIAGRAM ### FIGURE 6-2: TIMER0 (TMR0) TIMING: INTERNAL CLOCK/NO PRESCALER ### 9.2.3 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT Either a prepackaged oscillator can be used or a simple oscillator circuit with TTL gates can be built. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used; one with series resonance or one with parallel resonance. Figure 9-3 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the $180^\circ$ phase shift that a parallel oscillator requires. The $4.7~k\Omega$ resistor provides the negative feedback for stability. The $10~k\Omega$ potentiometers bias the 74AS04 in the linear region. This could be used for external oscillator designs. FIGURE 9-3: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT Figure 9-4 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a 180° phase shift in a series resonant oscillator circuit. The 330 k $\Omega$ resistors provide the negative feedback to bias the inverters in their linear region. FIGURE 9-4: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT #### 9.2.4 RC OSCILLATOR For timing insensitive applications the "RC" device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 9-5 shows how the R/C combination is connected to the PIC16C62X. For REXT values below 2.2 k $\Omega$ , the oscillator operation may become unstable or stop completely. For very high REXT values (e.g., 1 M $\Omega$ ), the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend to keep Rext between 3 k $\Omega$ and 100 k $\Omega$ . Although the oscillator will operate with no external capacitor (CEXT = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance. See Section 13.0 for RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more). See Section 13.0 for variation of oscillator frequency due to VDD for given REXT/CEXT values, as well as frequency variation due to operating temperature for given R, C and VDD values. The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic (Figure 3-2 for waveform). FIGURE 9-5: RC OSCILLATOR MODE FIGURE 9-11: EXTERNAL POWER-ON RESET CIRCUIT (FOR SLOW VDD POWER-UP) - Note 1: External Power-on Reset circuit is required only if VDD power-up slope is too slow. The diode D helps discharge the capacitor quickly when VDD powers down. - 2: $< 40 \text{ k}\Omega$ is recommended to make sure that voltage drop across R does not violate the device's electrical specification. - 3: R1 = $100\Omega$ to 1 k $\Omega$ will limit any current flowing into $\overline{\text{MCLR}}$ from external capacitor C in the event of $\overline{\text{MCLR}}/\text{VPP}$ pin breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). ## FIGURE 9-12: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 1 - Note 1: This circuit will activate RESET when VDD goes below (Vz + 0.7V) where Vz = Zener voltage. - **2:** Internal Brown-out Reset circuitry should be disabled when using this circuit. ## FIGURE 9-13: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2 Note 1: This brown-out circuit is less expensive, albeit less accurate. Transistor Q1 turns off when VDD is below a certain level such that: $$V_{DD X} = \frac{R1}{R1 + R2} = 0.7V$$ - 2: Internal Brown-out Reset should be disabled when using this circuit. - **3:** Resistors should be adjusted for the characteristics of the transistor. ### FIGURE 9-14: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 3 This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. The MCP8XX and MCP1XX families of supervisors provide push-pull and open collector outputs with both high and low active RESET pins. There are 7 different trip point selections to accommodate 5V and 3V systems. ### PIC16C62X TABLE 10-2: PIC16C62X INSTRUCTION SET | Mnemonic, | | Description | Cycles | | 14-Bit | Opcode | • | Status | Notes | |----------------------------------------|--------|------------------------------|--------|-----|--------|--------|------|----------|-------| | Operands | | | | MSb | | | LSb | Affected | | | BYTE-ORIENTED FILE REGISTER OPERATIONS | | | | | | | | | | | ADDWF | f, d | Add W and f | 1 | 00 | 0111 | dfff | ffff | C,DC,Z | 1,2 | | ANDWF | f, d | AND W with f | 1 | 00 | 0101 | dfff | ffff | Z | 1,2 | | CLRF | f | Clear f | 1 | 00 | 0001 | lfff | ffff | Z | 2 | | CLRW | - | Clear W | 1 | 00 | 0001 | 0000 | 0011 | Z | | | COMF | f, d | Complement f | 1 | 00 | 1001 | dfff | ffff | Z | 1,2 | | DECF | f, d | Decrement f | 1 | 00 | 0011 | dfff | ffff | Z | 1,2 | | DECFSZ | f, d | Decrement f, Skip if 0 | 1(2) | 00 | 1011 | dfff | ffff | | 1,2,3 | | INCF | f, d | Increment f | 1 | 00 | 1010 | dfff | ffff | Z | 1,2 | | INCFSZ | f, d | Increment f, Skip if 0 | 1(2) | 00 | 1111 | dfff | ffff | | 1,2,3 | | IORWF | f, d | Inclusive OR W with f | 1 | 00 | 0100 | dfff | ffff | Z | 1,2 | | MOVF | f, d | Move f | 1 | 00 | 1000 | dfff | ffff | Z | 1,2 | | MOVWF | f | Move W to f | 1 | 00 | 0000 | lfff | ffff | | | | NOP | - | No Operation | 1 | 00 | 0000 | 0xx0 | 0000 | | | | RLF | f, d | Rotate Left f through Carry | 1 | 00 | 1101 | dfff | ffff | С | 1,2 | | RRF | f, d | Rotate Right f through Carry | 1 | 00 | 1100 | dfff | ffff | С | 1,2 | | SUBWF | f, d | Subtract W from f | 1 | 00 | 0010 | dfff | ffff | C,DC,Z | 1,2 | | SWAPF | f, d | Swap nibbles in f | 1 | 00 | 1110 | dfff | ffff | | 1,2 | | XORWF | f, d | Exclusive OR W with f | 1 | 00 | 0110 | dfff | ffff | Z | 1,2 | | BIT-ORIENT | ED FIL | E REGISTER OPERATIONS | | | | | | | | | BCF | f, b | Bit Clear f | 1 | 01 | 00bb | bfff | ffff | | 1,2 | | BSF | f, b | Bit Set f | 1 | 01 | 01bb | bfff | ffff | | 1,2 | | BTFSC | f, b | Bit Test f, Skip if Clear | 1 (2) | 01 | 10bb | bfff | ffff | | 3 | | BTFSS | f, b | Bit Test f, Skip if Set | 1 (2) | 01 | 11bb | bfff | ffff | | 3 | | LITERAL AN | ID COI | NTROL OPERATIONS | | | | | | | | | ADDLW | k | Add literal and W | 1 | 11 | 111x | kkkk | kkkk | C,DC,Z | | | ANDLW | k | AND literal with W | 1 | 11 | 1001 | kkkk | kkkk | Z | | | CALL | k | Call subroutine | 2 | 10 | 0kkk | kkkk | kkkk | | | | CLRWDT | - | Clear Watchdog Timer | 1 | 00 | 0000 | 0110 | 0100 | TO,PD | | | GOTO | k | Go to address | 2 | 10 | 1kkk | kkkk | kkkk | | | | IORLW | k | Inclusive OR literal with W | 1 | 11 | 1000 | kkkk | kkkk | Z | | | MOVLW | k | Move literal to W | 1 | 11 | 00xx | kkkk | kkkk | | | | RETFIE | - | Return from interrupt | 2 | 00 | 0000 | 0000 | 1001 | | | | RETLW | k | Return with literal in W | 2 | 11 | 01xx | kkkk | kkkk | | | | RETURN | - | Return from Subroutine | 2 | 00 | 0000 | 0000 | 1000 | | | | SLEEP | - | Go into Standby mode | 1 | 00 | 0000 | 0110 | 0011 | TO,PD | | | SUBLW | k | Subtract W from literal | 1 | 11 | 110x | kkkk | kkkk | C,DC,Z | | | XORLW | k | Exclusive OR literal with W | 1 | 11 | 1010 | kkkk | kkkk | Z | | Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. <sup>2:</sup> If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module. <sup>3:</sup> If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. | BTFSS | Bit Test f, Skip if Set | | | | | | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Syntax: | [ label ] BTFSS f,b | | | | | | | | Operands: | $0 \le f \le 127$<br>$0 \le b < 7$ | | | | | | | | Operation: | skip if (f <b>) = 1</b> | | | | | | | | Status Affected: | None | | | | | | | | Encoding: | 01 11bb bfff ffff | | | | | | | | Description: | If bit 'b' in register 'f' is '1', then the next instruction is skipped. If bit 'b' is '1', then the next instruction fetched during the current instruction execution, is discarded and a NOP is executed instead, making this a two-cycle instruction. | | | | | | | | Words: | 1 | | | | | | | | Cycles: | 1(2) | | | | | | | | Example | HERE BTFSS FLAG,1 FALSE GOTO PROCESS_CO TRUE • DE • | | | | | | | | | Before Instruction PC = address HERE After Instruction if FLAG<1> = 0, PC = address FALSE if FLAG<1> = 1, | | | | | | | | | PC = address TRUE | | | | | | | | CALL | Call Subroutine | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | [label] CALL k | | Operands: | $0 \leq k \leq 2047$ | | Operation: | (PC)+ 1 $\rightarrow$ TOS,<br>k $\rightarrow$ PC<10:0>,<br>(PCLATH<4:3>) $\rightarrow$ PC<12:11> | | Status Affected: | None | | Encoding: | 10 Okkk kkkk kkkk | | Description: | Call Subroutine. First, return address (PC+1) is pushed onto the stack. The eleven bit immediate address is loaded into PC bits <10:0>. The upper bits of the PC are loaded from PCLATH. CALL is a two-cycle instruction. | | Words: | 1 | | Cycles: | 2 | | Example | HERE CALL<br>THER<br>E | | | Before Instruction PC = Address HERE After Instruction PC = Address THERE TOS = Address HERE+1 | | CLRF | Clear f | | | | | | | |------------------|----------------------------------------------------------------|----------------|------|--------------|--|--|--| | Syntax: | [label] ( | [label] CLRF f | | | | | | | Operands: | $0 \le f \le 12$ | 27 | | | | | | | Operation: | $00h \to (f)$ $1 \to Z$ | | | | | | | | Status Affected: | Z | | | | | | | | Encoding: | 00 | 0001 | 1fff | ffff | | | | | Description: | The contents of register 'f' are cleared and the Z bit is set. | | | | | | | | Words: | 1 | | | | | | | | Cycles: | 1 | | | | | | | | Example | CLRF | FLAG_F | REG | | | | | | | After Inst | FLAG_RE | EG = | 0x5A<br>0x00 | | | | | | | Z | = | 1 | | | | ## **PIC16C62X** NOTES: ### 12.0 ELECTRICAL SPECIFICATIONS ### **Absolute Maximum Ratings †** | Ambient Temperature under bias | 40° to +125°C | |------------------------------------------------------------------------------------------------------------|-------------------------------------| | Storage Temperature | 65° to +150°C | | Voltage on any pin with respect to Vss (except VDD and MCLR) | | | Voltage on VDD with respect to Vss | 0 to +7.5V | | Voltage on MCLR with respect to Vss (Note 2) | 0 to +14V | | Voltage on RA4 with respect to Vss | 8.5V | | Total power Dissipation (Note 1) | | | Maximum Current out of Vss pin | 300 mA | | Maximum Current into VDD pin | 250 mA | | Input Clamp Current, Iik (VI <0 or VI> VDD) | ±20 mA | | Output Clamp Current, Ioκ (Vo <0 or Vo>VDD) | ±20 mA | | Maximum Output Current sunk by any I/O pin | | | Maximum Output Current sourced by any I/O pin | 25 mA | | Maximum Current sunk by PORTA and PORTB | 200 mA | | Maximum Current sourced by PORTA and PORTB | 200 mA | | <b>Note 1:</b> Power dissipation is calculated as follows: PDIS = VDD x {IDD - $\sum$ IOH} + $\sum$ {(VDD- | VOH) x IOH} + $\Sigma$ (VOI x IOL). | this pin directly to Vss. † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the 2: Voltage spikes below Vss at the MCLR pin, inducing currents greater than 80 mA, may cause latchup. Thus, a series resistor of 50-100 $\Omega$ should be used when applying a "low" level to the $\overline{MCLR}$ pin rather than pulling device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. FIGURE 12-3: PIC16C62XA VOLTAGE-FREQUENCY GRAPH, 0°C ≤ TA ≤ +70°C Note 1: The shaded region indicates the permissible combinations of voltage and frequency. 2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts. FIGURE 12-4: PIC16C62XA VOLTAGE-FREQUENCY GRAPH, -40°C $\leq$ TA $\leq$ 0°C, +70°C $\leq$ TA $\leq$ +125°C Note 1: The shaded region indicates the permissible combinations of voltage and frequency. **2:** The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts. FIGURE 12-10: PIC16C620A/C621A/C622A/CR620A - 40 VOLTAGE-FREQUENCY GRAPH, $0^{\circ}C \leq TA \leq +70^{\circ}C$ - Note 1: The shaded region indicates the permissible combinations of voltage and frequency. - 2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts. - 3: Operation between 20 to 40 MHz requires the following: - VDD between 4.5V. and 5.5V - · OSC1 externally driven - OSC2 not connected - · HS mode - Commercial temperatures Devices qualified for 40 MHz operation have -40 designation (ex: PIC16C620A-40/P). # 12.4 DC Characteristics: PIC16C62X/C62XA/CR62XA (Commercial, Industrial, Extended) PIC16LC62X/LC62XA/LCR62XA (Commercial, Industrial, Extended) (CONT.) | PIC16C | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial and $0^{\circ}\text{C} \le \text{Ta} \le +70^{\circ}\text{C}$ for commercial and $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for extended | | | | | | | | | | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|--------------------|---------------------------------------------------|--|--|--| | PIC16L0 | C62X/L | C62XA/LCR62XA | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for industrial and $0^{\circ}\text{C} \le \text{TA} \le +70^{\circ}\text{C}$ for commercial and $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for extended | | | | | | | | | Param.<br>No. | Sym | Characteristic | Min | Тур† | Max | x Units Conditions | | | | | | 5040 | VIH | Input High Voltage I/O ports | 0.01 | | | ., | | | | | | D040 | | with TTL buffer | 2.0V<br>0.25 VDD<br>+ 0.8V | _ | VDD<br>VDD | V | VDD = 4.5V to 5.5V otherwise | | | | | D041 | | with Schmitt Trigger input | 0.8 VDD | _ | VDD | | | | | | | D042 | | MCLR RA4/T0CKI | 0.8 VDD | _ | VDD | V | | | | | | D043<br>D043A | | OSC1 (XT, HS and LP)<br>OSC1 (in RC mode) | 0.7 VDD<br>0.9 VDD | _ | VDD | V | (Note 1) | | | | | D070 | IPURB | PORTB weak pull-up current | 50 | 200 | 400 | μА | VDD = 5.0V, VPIN = VSS | | | | | D070 | IPURB | PORTB weak pull-up current | 50 | 200 | 400 | μА | VDD = 5.0V, VPIN = VSS | | | | | | lıL | Input Leakage Current <sup>(2, 3)</sup> I/O ports (Except PORTA) | | | | μА | Vss ≤ VPIN ≤ VDD, pin at hi-impedance | | | | | D060 | | PORTA | | | ±1.0 | μΑ | Vss ≤ VPIN ≤ VDD, pin at hi-impedance | | | | | D061 | | RA4/T0CKI | | | ±0.5 | μΑ | Vss < VPIN < VDD | | | | | D063 | | OSC1, MCLR | _ | _ | ±1.0<br>±5.0 | μА | Vss ≤ VPIN ≤ VDD, XT, HS and LP osc configuration | | | | | | lıL | Input Leakage Current <sup>(2, 3)</sup> | | | | | 3, | | | | | | | I/O ports (Except PORTA) | | | ±1.0 | μА | Vss ≤ VPIN ≤ VDD, pin at hi-impedance | | | | | D060 | | PORTA | _ | _ | ±0.5 | μА | Vss ≤ VPIN ≤ VDD, pin at hi-impedance | | | | | D061 | | RA4/T0CKI | _ | _ | ±1.0 | μА | Vss ≤ VPIN ≤ VDD | | | | | D063 | | OSC1, MCLR | _ | _ | ±5.0 | μА | Vss ≤ VPIN ≤ VDD, XT, HS and LP osc configuration | | | | | | Vol | Output Low Voltage | | | | | | | | | | D080 | | I/O ports | _ | _ | 0.6 | V | IOL = 8.5 mA, VDD = 4.5V, -40° to +85°C | | | | | | | | _ | _ | 0.6 | V | IOL = 7.0 mA, VDD = 4.5V, +125°C | | | | | D083 | | OSC2/CLKOUT (RC only) | _ | _ | 0.6 | V | IOL = 1.6 mA, VDD = 4.5V, -40° to +85°C | | | | | | | | | _ | 0.6 | V | IOL = 1.2 mA, VDD = 4.5V, +125°C | | | | <sup>\*</sup> These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: In RC oscillator configuration, the OSC1 pin is a Schmitt Trigger input. It is not recommended that the PIC16C62X(A) be driven with external clock in RC mode. <sup>2:</sup> The leakage current on the MCLR pin is strongly dependent on applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. <sup>3:</sup> Negative current is defined as coming out of the pin. FIGURE 12-16: TIMER0 CLOCK TIMING TABLE 12-6: TIMERO CLOCK REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |------------------|------|------------------------|----------------|----------------|------|-----|-------|---------------------------------------| | 40 | Tt0H | T0CKI High Pulse Width | No Prescaler | 0.5 Tcy + 20* | _ | _ | ns | | | | | | With Prescaler | 10* | _ | _ | ns | | | 41 | Tt0L | T0CKI Low Pulse Width | No Prescaler | 0.5 Tcy + 20* | _ | _ | ns | | | | | | With Prescaler | 10* | _ | _ | ns | | | 42 | Tt0P | T0CKI Period | | Tcy + 40*<br>N | _ | _ | ns | N = prescale value<br>(1, 2, 4,, 256) | These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested. ### 13.0 DEVICE CHARACTERIZATION INFORMATION The graphs and tables provided in this section are for design guidance and are not tested. In some graphs or tables, the data presented is outside specified operating range (e.g., outside specified VDD range). This is for information only and devices will operate properly only within the specified range. The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. "Typical" represents the mean of the distribution, while "max" or "min" represents (mean + $3\sigma$ ) and (mean – $3\sigma$ ) respectively, where $\sigma$ is standard deviation. FIGURE 13-1: IDD VS. FREQUENCY (XT MODE, VDD = 5.5V) FIGURE 13-2: PIC16C622A IPD VS. VDD (WDT DISABLE) FIGURE 13-5: IOH VS. VOH, VDD = 3.0V) FIGURE 13-6: IOI vs. Vol., VDD = 5.5V) ### 18-Lead Plastic Dual In-line (P) - 300 mil (PDIP) | | Units | | INCHES* | | MILLIMETERS | | | | |----------------------------|----------|------|---------|------|-------------|-------|-------|--| | Dimension | n Limits | MIN | MOM | MAX | MIN | NOM | MAX | | | Number of Pins | n | | 18 | | | 18 | | | | Pitch | р | | .100 | | | 2.54 | | | | Top to Seating Plane | Α | .140 | .155 | .170 | 3.56 | 3.94 | 4.32 | | | Molded Package Thickness | A2 | .115 | .130 | .145 | 2.92 | 3.30 | 3.68 | | | Base to Seating Plane | A1 | .015 | | | 0.38 | | | | | Shoulder to Shoulder Width | Е | .300 | .313 | .325 | 7.62 | 7.94 | 8.26 | | | Molded Package Width | E1 | .240 | .250 | .260 | 6.10 | 6.35 | 6.60 | | | Overall Length | D | .890 | .898 | .905 | 22.61 | 22.80 | 22.99 | | | Tip to Seating Plane | L | .125 | .130 | .135 | 3.18 | 3.30 | 3.43 | | | Lead Thickness | С | .008 | .012 | .015 | 0.20 | 0.29 | 0.38 | | | Upper Lead Width | B1 | .045 | .058 | .070 | 1.14 | 1.46 | 1.78 | | | Lower Lead Width | В | .014 | .018 | .022 | 0.36 | 0.46 | 0.56 | | | Overall Row Spacing § | eB | .310 | .370 | .430 | 7.87 | 9.40 | 10.92 | | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | | Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-001 Drawing No. C04-007 <sup>\*</sup> Controlling Parameter § Significant Characteristic ### 20-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP) | | Units | | INCHES* | N | 3 | | | |--------------------------|-------|------|---------|------|------|--------|--------| | Dimensi | MIN | NOM | MAX | MIN | NOM | MAX | | | Number of Pins | n | | 20 | | | 20 | | | Pitch | р | | .026 | | | 0.65 | | | Overall Height | Α | .068 | .073 | .078 | 1.73 | 1.85 | 1.98 | | Molded Package Thickness | A2 | .064 | .068 | .072 | 1.63 | 1.73 | 1.83 | | Standoff § | A1 | .002 | .006 | .010 | 0.05 | 0.15 | 0.25 | | Overall Width | Е | .299 | .309 | .322 | 7.59 | 7.85 | 8.18 | | Molded Package Width | E1 | .201 | .207 | .212 | 5.11 | 5.25 | 5.38 | | Overall Length | D | .278 | .284 | .289 | 7.06 | 7.20 | 7.34 | | Foot Length | L | .022 | .030 | .037 | 0.56 | 0.75 | 0.94 | | Lead Thickness | С | .004 | .007 | .010 | 0.10 | 0.18 | 0.25 | | Foot Angle | ф | 0 | 4 | 8 | 0.00 | 101.60 | 203.20 | | Lead Width | В | .010 | .013 | .015 | 0.25 | 0.32 | 0.38 | | Mold Draft Angle Top | α | 0 | 5 | 10 | 0 | 5 | 10 | | Mold Draft Angle Bottom | β | 0 | 5 | 10 | 0 | 5 | 10 | Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-150 Drawing No. C04-072 <sup>\*</sup> Controlling Parameter § Significant Characteristic # **PIC16C62X** | INDEX | | 1 | | |-------------------------------------|------------|------------------------------------------------|-----| | A | | I/O Ports | | | ADDLW Instruction | 63 | I/O Programming Considerations | 30 | | ADDWF Instruction | | ID Locations | 60 | | ANDLW Instruction | | INCF Instruction | 67 | | ANDWF Instruction | | INCFSZ Instruction | 68 | | Architectural Overview | | In-Circuit Serial Programming | | | Assembler | | Indirect Addressing, INDF and FSR Registers | 24 | | MPASM Assembler | 75 | Instruction Flow/Pipelining | 12 | | | | Instruction Set | | | В | | ADDLW | 63 | | BCF Instruction | 64 | ADDWF | 63 | | Block Diagram | | ANDLW | 63 | | TIMER0 | | ANDWF | 63 | | TMR0/WDT PRESCALER | | BCF | 64 | | Brown-Out Detect (BOD) | | BSF | 64 | | BSF Instruction | | BTFSC | | | BTFSC Instruction | | BTFSS | | | BTFSS Instruction | 65 | CALL | | | C | | CLRF | | | C Compilers | | CLRW | | | MPLAB C17 | 76 | CLRWDT | | | MPLAB C18 | 76 | COMF | | | MPLAB C30 | 76 | DECF | | | CALL Instruction | 65 | DECFSZ | | | Clocking Scheme/Instruction Cycle | 12 | GOTO | | | CLRF Instruction | 65 | INCF | • . | | CLRW Instruction | 66 | INCFSZ | | | CLRWDT Instruction | 66 | IORLW | | | Code Protection | 60 | IORWF | | | COMF Instruction | 66 | MOVF | | | Comparator Configuration | | MOVLW<br>MOVWF | | | Comparator Interrupts | 41 | NOP | | | Comparator Module | | OPTION | | | Comparator Operation | | RETFIE | | | Comparator Reference | | RETLW | | | Configuration Bits | | RETURN | | | Configuring the Voltage Reference | | RLF | | | Crystal Operation | 47 | RRF | | | D | | SLEEP | | | Data Memory Organization | 14 | SUBLW | | | DC Characteristics | | SUBWF | 72 | | PIC16C717/770/77188, 89, 90, 91, 9 | 6, 97, 98 | SWAPF | 73 | | DECF Instruction | 66 | TRIS | 73 | | DECFSZ Instruction | 67 | XORLW | 73 | | Demonstration Boards | | XORWF | 73 | | PICDEM 1 | 78 | Instruction Set Summary | | | PICDEM 17 | 78 | INT Interrupt | | | PICDEM 18R PIC18C601/801 | 79 | INTCON Register | | | PICDEM 2 Plus | 78 | Interrupts | 55 | | PICDEM 3 PIC16C92X | 78 | IORLW Instruction | 68 | | PICDEM 4 | | IORWF Instruction | 68 | | PICDEM LIN PIC16C43X | | M | | | PICDEM USB PIC16C7X5 | | MOVF Instruction | 60 | | PICDEM.net Internet/Ethernet | | MOVLW Instruction | | | Development Support | 75 | MOVWF Instruction | | | E | | MPLAB ASM30 Assembler, Linker, Librarian | | | Errata | 3 | MPLAB ICD 2 In-Circuit Debugger | | | Evaluation and Programming Tools | | MPLAB ICE 2000 High Performance Universal | 11 | | External Crystal Oscillator Circuit | | In-Circuit Emulator | 77 | | | | MPLAB ICE 4000 High Performance Universal | 1 1 | | G | | In-Circuit Emulator | 77 | | General purpose Register File | | MPLAB Integrated Development Environment Softw | | | GOTO Instruction | 6 <i>1</i> | MPI INK Object Linker/MPI IB Object Librarian | 76 |