



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 4MHz                                                                        |
| Connectivity               | -                                                                           |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                            |
| Number of I/O              | 13                                                                          |
| Program Memory Size        | 1.75KB (1K x 14)                                                            |
| Program Memory Type        | ОТР                                                                         |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 96 x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                 |
| Data Converters            | -                                                                           |
| Oscillator Type            | External                                                                    |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                              |
| Supplier Device Package    | 18-SOIC                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c621at-04-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|             |                                         | PIC16C620 <sup>(3)</sup>            | PIC16C620A <sup>(1)(4)</sup>        | PIC16CR620A <sup>(2)</sup>          | PIC16C621 <sup>(3)</sup>            | PIC16C621A <sup>(1)(4)</sup>        | PIC16C622 <sup>(3)</sup>            | PIC16C622A <sup>(1)(4)</sup>        |
|-------------|-----------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| Clock       | Maximum Frequency<br>of Operation (MHz) | 20                                  | 40                                  | 20                                  | 20                                  | 40                                  | 20                                  | 40                                  |
| Memory      | EPROM Program<br>Memory<br>(x14 words)  | 512                                 | 512                                 | 512                                 | 1K                                  | 1K                                  | 2K                                  | 2K                                  |
|             | Data Memory (bytes)                     | 80                                  | 96                                  | 96                                  | 80                                  | 96                                  | 128                                 | 128                                 |
| Peripherals | Timer Module(s)                         | TMR0                                | TMR0                                | TMRO                                | TMR0                                | TMR0                                | TMR0                                | TMR0                                |
|             | Comparators(s)                          | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   |
|             | Internal Reference<br>Voltage           | Yes                                 |
| Features    | Interrupt Sources                       | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   |
|             | I/O Pins                                | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  |
|             | Voltage Range (Volts)                   | 2.5-6.0                             | 2.7-5.5                             | 2.5-5.5                             | 2.5-6.0                             | 2.7-5.5                             | 2.5-6.0                             | 2.7-5.5                             |
|             | Brown-out Reset                         | Yes                                 |
|             | Packages                                | 18-pin DIP,<br>SOIC;<br>20-pin SSOP |

#### TABLE 1-1: PIC16C62X FAMILY OF DEVICES

All PICmicro<sup>®</sup> Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C62X Family devices use serial programming with clock pin RB6 and data pin RB7.

**Note 1:** If you change from this device to another device, please verify oscillator characteristics in your application.

2: For ROM parts, operation from 2.0V - 2.5V will require the PIC16LCR62XA parts.

**3:** For OTP parts, operation from 2.5V - 3.0V will require the PIC16LC62X part.

4: For OTP parts, operation from 2.7V - 3.0V will require the PIC16LC62XA part.

### 2.0 PIC16C62X DEVICE VARIETIES

A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in the PIC16C62X Product Identification System section at the end of this data sheet. When placing orders, please use this page of the data sheet to specify the correct part number.

### 2.1 UV Erasable Devices

The UV erasable version, offered in CERDIP package, is optimal for prototype development and pilot programs. This version can be erased and reprogrammed to any of the Oscillator modes.

Microchip's PICSTART<sup>®</sup> and PRO MATE<sup>®</sup> programmers both support programming of the PIC16C62X.

Note: Microchip does not recommend code protecting windowed devices.

#### 2.2 One-Time-Programmable (OTP) Devices

The availability of OTP devices is especially useful for customers who need the flexibility for frequent code updates and small volume applications. In addition to the program memory, the configuration bits must also be programmed.

#### 2.3 Quick-Turnaround-Production (QTP) Devices

Microchip offers a QTP programming service for factory production orders. This service is made available for users who chose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices, but with all EPROM locations and configuration options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your Microchip Technology sales office for more details.

#### 2.4 Serialized Quick-Turnaround-Production<sup>sm</sup> (SQTP<sup>sm</sup>) Devices

Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number, which can serve as an entry-code, password or ID number.

#### 4.2.2.6 PCON Register

The PCON register contains flag bits to differentiate between a Power-on Reset, an external MCLR Reset, WDT Reset or a Brown-out Reset.

| Note: | BOR is unknown on Power-on Reset. It                         |  |  |  |  |  |  |  |  |  |
|-------|--------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
|       | must then be set by the user and checked                     |  |  |  |  |  |  |  |  |  |
|       | on subsequent RESETS to see if BOR is                        |  |  |  |  |  |  |  |  |  |
|       | cleared, indicating a brown-out has                          |  |  |  |  |  |  |  |  |  |
|       | occurred. The $\overline{\text{BOR}}$ STATUS bit is a "don't |  |  |  |  |  |  |  |  |  |
|       | care" and is not necessarily predictable if                  |  |  |  |  |  |  |  |  |  |
|       | the brown-out circuit is disabled (by                        |  |  |  |  |  |  |  |  |  |
|       | programming BODEN bit in the                                 |  |  |  |  |  |  |  |  |  |
|       | Configuration word).                                         |  |  |  |  |  |  |  |  |  |

#### REGISTER 4-6: PCON REGISTER (ADDRESS 8Eh)

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 |
|-------|-----|-----|-----|-----|-----|-------|-------|
| —     | —   | —   | —   | —   | —   | POR   | BOR   |
| bit 7 |     |     |     |     |     |       | bit 0 |

bit 7-2 Unimplemented: Read as '0'

bit 1 **POR**: Power-on Reset STATUS bit

- 1 = No Power-on Reset occurred
- 0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)

bit 0 **BOR**: Brown-out Reset STATUS bit

1 = No Brown-out Reset occurred

0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs)

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

| Name    | Bit # | Buffer Type           | Function                                                                                                                |
|---------|-------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|
| RB0/INT | bit0  | TTL/ST <sup>(1)</sup> | Input/output or external interrupt input. Internal software programmable weak pull-up.                                  |
| RB1     | bit1  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB2     | bit2  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB3     | bit3  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB4     | bit4  | TTL                   | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up.                               |
| RB5     | bit5  | TTL                   | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up.                               |
| RB6     | bit6  | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up. Serial programming clock pin. |
| RB7     | bit7  | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up. Serial programming data pin.  |

#### TABLE 5-3: PORTB FUNCTIONS

Legend: ST = Schmitt Trigger, TTL = TTL input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.

#### TABLE 5-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Address | Name   | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR | Value on<br>All Other<br>RESETS |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----------------|---------------------------------|
| 06h     | PORTB  | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | XXXX XXXX       | uuuu uuuu                       |
| 86h     | TRISB  | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | 1111 1111       | 1111 1111                       |
| 81h     | OPTION | RBPU   | INTEDG | TOCS   | T0SE   | PSA    | PS2    | PS1    | PS0    | 1111 1111       | 1111 1111                       |

Legend: u = unchanged, x = unknown

Note 1: Shaded bits are not used by PORTB.









The code example in Example 7-1 depicts the steps required to configure the comparator module. RA3 and RA4 are configured as digital output. RA0 and RA1 are configured as the V- inputs and RA2 as the V+ input to both comparators.

#### EXAMPLE 7-1: INITIALIZING COMPARATOR MODULE

| MOVLW | 0x03         | ;Init comparator mode             |
|-------|--------------|-----------------------------------|
| MOVWF | CMCON        | ;CM<2:0> = 011                    |
| CLRF  | PORTA        | ;Init PORTA                       |
| BSF   | STATUS, RPO  | ;Select Bank1                     |
| MOVLW | 0x07         | ;Initialize data direction        |
| MOVWF | TRISA        | ;Set RA<2:0> as inputs            |
|       |              | ;RA<4:3> as outputs               |
|       |              | ;TRISA<7:5> always read `0'       |
| BCF   | STATUS, RPO  | ;Select Bank 0                    |
| CALL  | DELAY 10     | ;10µs delay                       |
| MOVF  | CMCON,F      | ;Read CMCONtoend change condition |
| BCF   | PIR1,CMIF    | ;Clear pending interrupts         |
| BSF   | STATUS, RPO  | ;Select Bank 1                    |
| BSF   | PIE1,CMIE    | ;Enable comparator interrupts     |
| BCF   | STATUS, RPO  | ;Select Bank 0                    |
| BSF   | INTCON, PEIE | ;Enable peripheral interrupts     |
| BSF   | INTCON, GIE  | ;Global interrupt enable          |

### 7.2 Comparator Operation

A single comparator is shown in Figure 7-2 along with the relationship between the analog input levels and the digital output. When the analog input at VIN+ is less than the analog input VIN-, the output of the comparator is a digital low level. When the analog input at VIN+ is greater than the analog input VIN-, the output of the comparator is a digital high level. The shaded areas of the output of the comparator in Figure 7-2 represent the uncertainty due to input offsets and response time.

#### 7.3 Comparator Reference

An external or internal reference signal may be used depending on the comparator Operating mode. The analog signal that is present at VIN- is compared to the signal at VIN+, and the digital output of the comparator is adjusted accordingly (Figure 7-2).





#### 7.3.1 EXTERNAL REFERENCE SIGNAL

When external voltage references are used, the comparator module can be configured to have the comparators operate from the same or different reference sources. However, threshold detector applications may require the same reference. The reference signal must be between VSs and VDD, and can be applied to either pin of the comparator(s).

#### 7.3.2 INTERNAL REFERENCE SIGNAL

The comparator module also allows the selection of an internally generated voltage reference for the comparators. Section 10, Instruction Sets, contains a detailed description of the Voltage Reference Module that provides this signal. The internal reference signal is used when the comparators are in mode CM<2:0>=010 (Figure 7-1). In this mode, the internal voltage reference is applied to the VIN+ pin of both comparators.

#### 7.4 Comparator Response Time

Response time is the minimum time, after selecting a new reference voltage or input source, before the comparator output has a valid level. If the internal reference is changed, the maximum delay of the internal voltage reference must be considered when using the comparator outputs. Otherwise the maximum delay of the comparators should be used (Table 12-2).

#### 7.5 Comparator Outputs

The comparator outputs are read through the CMCON register. These bits are read only. The comparator outputs may also be directly output to the RA3 and RA4 I/O pins. When the CM<2:0> = 110, multiplexors in the output path of the RA3 and RA4 pins will switch and the output of each pin will be the unsynchronized output of the comparator. The uncertainty of each of the comparators is related to the input offset voltage and the response time given in the specifications. Figure 7-3 shows the comparator output block diagram.

The TRISA bits will still function as an output enable/ disable for the RA3 and RA4 pins while in this mode.

- Note 1: When reading the PORT register, all pins configured as analog inputs will read as a '0'. Pins configured as digital inputs will convert an analog input according to the Schmitt Trigger input specification.
  - 2: Analog levels on any pin that is defined as a digital input may cause the input buffer to consume more current than is specified.

#### FIGURE 7-3: COMPARATOR OUTPUT BLOCK DIAGRAM



| <b>TABLE 7-1</b> : | <b>REGISTERS ASSOCIATED WITH COMPARATOR MODULE</b> |
|--------------------|----------------------------------------------------|
|--------------------|----------------------------------------------------|

| Address | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR | Value on<br>All Other<br>RESETS |
|---------|--------|-------|-------|-------|--------|--------|--------|--------|--------|-----------------|---------------------------------|
| 1Fh     | CMCON  | C2OUT | C10UT |       |        | CIS    | CM2    | CM1    | CM0    | 00 0000         | 00 0000                         |
| 9Fh     | VRCON  | VREN  | VROE  | VRR   | _      | VR3    | VR2    | VR1    | VR0    | 000- 0000       | 000- 0000                       |
| 0Bh     | INTCON | GIE   | PEIE  | TOIE  | INTE   | RBIE   | TOIF   | INTF   | RBIF   | 0000 000x       | 0000 000u                       |
| 0Ch     | PIR1   |       | CMIF  |       | _      | _      |        |        | _      | -0              | -0                              |
| 8Ch     | PIE1   | _     | CMIE  | _     | _      | _      | _      | _      | _      | -0              | -0                              |
| 85h     | TRISA  |       | _     | _     | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1 1111          | 1 1111                          |

Legend: x = unknown, u = unchanged, - = unimplemented, read as "0"

-

#### 8.0 **VOLTAGE REFERENCE** MODULE

The Voltage Reference is a 16-tap resistor ladder network that provides a selectable voltage reference. The resistor ladder is segmented to provide two ranges of VREF values and has a power-down function to conserve power when the reference is not being used. The VRCON register controls the operation of the reference as shown in Register 8-1. The block diagram is given in Figure 8-1.

#### 8.1 **Configuring the Voltage Reference**

The Voltage Reference can output 16 distinct voltage levels for each range. The equations used to calculate the output of the Voltage Reference are as follows:

if VRR = 0: VREF = (VDD x 1/4) + (VR<3:0>/32) x VDD

The setting time of the Voltage Reference must be considered when changing the VREF output (Table 12-1). Example 8-1 shows an example of how to configure the Voltage Reference for an output voltage of 1.25V with VDD = 5.0V.

|               | R/W-0                      | R/W-0                         | R/W-0                  | U-0          | R/W-0       | R/W-0      | R/W-0        | R/W-0   |
|---------------|----------------------------|-------------------------------|------------------------|--------------|-------------|------------|--------------|---------|
|               | VREN                       | VROE                          | Vrr                    | _            | VR3         | VR2        | VR1          | Vr0     |
|               | bit 7                      |                               |                        |              |             |            |              | bit 0   |
|               |                            |                               |                        |              |             |            |              |         |
| bit 7         | VREN: VREI<br>1 = VREF C   | F Enable<br>ircuit power      | ed on                  |              |             |            |              |         |
|               | 0 = VREF C                 | ircuit powere                 | ed down, no            | IDD drain    |             |            |              |         |
| bit 6         | VROE: VRE                  | F Output En                   | able                   |              |             |            |              |         |
|               | 1 = VREF IS<br>0 = VREF IS | s output on F<br>s disconnect | cA2 pin<br>ed from RA2 | 2 pin        |             |            |              |         |
| bit 5         | VRR: VREF                  | Range sele                    | ction                  | •            |             |            |              |         |
|               | 1 = Low Ra                 | ange                          |                        |              |             |            |              |         |
| hit 1         |                            | ange                          | d aa '0'               |              |             |            |              |         |
| DIC 4         | Unimplem                   | ented: Rea                    | das U                  |              |             |            |              |         |
| bit 3-0       | VR<3:0>: \                 | /REF value s                  | election $0 \leq$      | VR [3:0] ≤ 1 | 5           |            |              |         |
|               | when VRR                   | = 1: VREF =                   | (VR<3:0>/ 2            | 4) * VDD     | 0) + ) /    |            |              |         |
|               | when VRR                   | = 0: VREF =                   | 1/4 ^ VDD +            | (VR<3:0>/ 3  | 2) ^ VDD    |            |              |         |
|               | Legend:                    |                               |                        |              |             |            |              |         |
|               | R = Reada                  | ıble bit                      | W = W                  | /ritable bit | U = Unin    | nplemented | bit, read as | '0'     |
|               | - n = Value                | at POR                        | '1' = B                | it is set    | '0' = Bit i | s cleared  | x = Bit is u | Inknown |
| 8-1:          | VOLTAGE                    |                               |                        | K DIAGR      | ۸M          |            |              |         |
|               |                            |                               | 16 \$                  | Stages       |             |            |              |         |
| $\sim$        | T                          |                               |                        | ∕            |             | _          |              |         |
| $\rightarrow$ | -여드 <sub>8R</sub>          | R                             | R                      | R            | R           |            |              |         |
|               |                            |                               | ΔΔΔ .                  | ۸ ۸ ۸        | A A A       |            |              |         |

#### **REGISTER 8-1:** VRCON REGISTER(ADDRESS 9Fh)

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented I  | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### **FIGURE 8-**



### 9.3 RESET

The PIC16C62X differentiates between various kinds of RESET:

- a) Power-on Reset (POR)
- b) MCLR Reset during normal operation
- c) MCLR Reset during SLEEP
- d) WDT Reset (normal operation)
- e) WDT wake-up (SLEEP)
- f) Brown-out Reset (BOR)

Some registers are not affected in any RESET condition Their status is unknown on POR and unchanged in any other RESET. Most other registers are reset to a "RESET state" on Power-on Reset,

MCLR Reset, WDT Reset and MCLR Reset during SLEEP. They are not affected by a WDT wake-up, since this is viewed as the resumption of normal operation. TO and PD bits are set or cleared differently in different RESET situations as indicated in Table 9-2. These bits are used in software to determine the nature of the RESET. See Table 9-5 for a full description of RESET states of all registers.

A simplified block diagram of the on-chip RESET circuit is shown in Figure 9-6.

The  $\overline{\text{MCLR}}$  Reset path has a noise filter to detect and ignore small pulses. See Table 12-5 for pulse width specification.





#### 9.4 Power-on Reset (POR), Power-up Timer (PWRT), Oscillator Start-up Timer (OST) and Brown-out Reset (BOR)

#### 9.4.1 POWER-ON RESET (POR)

The on-chip POR circuit holds the chip in RESET until VDD has reached a high enough level for proper operation. To take advantage of the POR, just tie the MCLR pin through a resistor to VDD. This will eliminate external RC components usually needed to create Power-on Reset. A maximum rise time for VDD is required. See Electrical Specifications for details.

The POR circuit does not produce an internal RESET when VDD declines.

When the device starts normal operation (exits the RESET condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in RESET until the operating conditions are met.

For additional information, refer to Application Note AN607, "Power-up Trouble Shooting".

#### 9.4.2 POWER-UP TIMER (PWRT)

The Power-up Timer provides a fixed 72 ms (nominal) time-out on power-up only, from POR or Brown-out Reset. The Power-up Timer operates on an internal RC oscillator. The chip is kept in RESET as long as PWRT is active. The PWRT delay allows the VDD to rise to an acceptable level. A configuration bit, PWRTE can disable (if set) or enable (if cleared or programmed) the Power-up Timer. The Power-up Timer should always be enabled when Brown-out Reset is enabled.

The Power-up Time delay will vary from chip-to-chip and due to VDD, temperature and process variation. See DC parameters for details.

#### 9.4.3 OSCILLATOR START-UP TIMER (OST)

The Oscillator Start-Up Timer (OST) provides a 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over. This ensures that the crystal oscillator or resonator has started and stabilized.

The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or wake-up from SLEEP.

#### 9.4.4 BROWN-OUT RESET (BOR)

The PIC16C62X members have on-chip Brown-out Reset circuitry. A configuration bit, BODEN, can disable (if clear/programmed) or enable (if set) the Brown-out Reset circuitry. If VDD falls below 4.0V refer to VBOR parameter D005 (VBOR) for greater than parameter (TBOR) in Table 12-5. The brown-out situation will RESET the chip. A RESET won't occur if VDD falls below 4.0V for less than parameter (TBOR).

On any RESET (Power-on, Brown-out, Watchdog, etc.) the chip will remain in RESET until VDD rises above BVDD. The Power-up Timer will now be invoked and will keep the chip in RESET an additional 72 ms.

If VDD drops below BVDD while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be re-initialized. Once VDD rises above BVDD, the Power-Up Timer will execute a 72 ms RESET. The Power-up Timer should always be enabled when Brown-out Reset is enabled. Figure 9-7 shows typical Brown-out situations.



#### FIGURE 9-7: BROWN-OUT SITUATIONS

#### 11.9 MPLAB ICE 2000 High Performance Universal In-Circuit Emulator

The MPLAB ICE 2000 universal in-circuit emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PICmicro microcontrollers. Software control of the MPLAB ICE 2000 in-circuit emulator is advanced by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment.

The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring features. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The universal architecture of the MPLAB ICE in-circuit emulator allows expansion to support new PICmicro microcontrollers.

The MPLAB ICE 2000 in-circuit emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft<sup>®</sup> Windows 32-bit operating system were chosen to best make these features available in a simple, unified application.

### 11.10 MPLAB ICE 4000 High Performance Universal In-Circuit Emulator

The MPLAB ICE 4000 universal in-circuit emulator is intended to provide the product development engineer with a complete microcontroller design tool set for highend PICmicro microcontrollers. Software control of the MPLAB ICE in-circuit emulator is provided by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment.

The MPLAB ICD 4000 is a premium emulator system, providing the features of MPLAB ICE 2000, but with increased emulation memory and high speed performance for dsPIC30F and PIC18XXXX devices. Its advanced emulator features include complex triggering and timing, up to 2 Mb of emulation memory, and the ability to view variables in real-time.

The MPLAB ICE 4000 in-circuit emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft Windows 32-bit operating system were chosen to best make these features available in a simple, unified application.

### 11.11 MPLAB ICD 2 In-Circuit Debugger

Microchip's In-Circuit Debugger, MPLAB ICD 2, is a powerful, low cost, run-time development tool, connecting to the host PC via an RS-232 or high speed USB interface. This tool is based on the FLASH PICmicro MCUs and can be used to develop for these and other PICmicro microcontrollers. The MPLAB ICD 2 utilizes the in-circuit debugging capability built into the FLASH devices. This feature, along with Microchip's In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) protocol, offers cost effective in-circuit FLASH debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by setting breakpoints, single-stepping and watching variables, CPU status and peripheral registers. Running at full speed enables testing hardware and applications in real-time. MPLAB ICD 2 also serves as a development programmer for selected PICmicro devices.

#### 11.12 PRO MATE II Universal Device Programmer

The PRO MATE II is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features an LCD display for instructions and error messages and a modular detachable socket assembly to support various package types. In Stand-Alone mode, the PRO MATE II device programmer can read, verify, and program PICmicro devices without a PC connection. It can also set code protection in this mode.

#### 11.13 PICSTART Plus Development Programmer

The PICSTART Plus development programmer is an easy-to-use, low cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus development programmer supports most PICmicro devices up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus development programmer is CE compliant.





**2**: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.













#### 12.2 DC Characteristics: PIC16C62XA-04 (Commercial, Industrial, Extended) PIC16C62XA-20 (Commercial, Industrial, Extended) PIC16LC62XA-04 (Commercial, Industrial, Extended (CONT.)

| PIC16C62XA    |                |                                                          | $\begin{array}{l lllllllllllllllllllllllllllllllllll$ |                                                      |          |            |                                      |
|---------------|----------------|----------------------------------------------------------|-------------------------------------------------------|------------------------------------------------------|----------|------------|--------------------------------------|
| PIC16LC62XA   |                |                                                          | Stand<br>Opera                                        | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |          |            |                                      |
| Param.<br>No. | Sym            | Characteristic                                           | Min                                                   | Тур†                                                 | Max      | Units      | Conditions                           |
| D022          | ΔİWDT          | WDT Current <sup>(5)</sup>                               | —                                                     | 6.0                                                  | 10<br>12 | μA<br>μA   | VDD = 4.0V<br>(125°C)                |
| D022A         | $\Delta$ IBOR  | Brown-out Reset Current <sup>(5)</sup>                   | —                                                     | 75                                                   | 125      | μA         | BOD enabled, VDD = 5.0V              |
| D023          |                | Comparator Current for each<br>Comparator <sup>(5)</sup> | _                                                     | 30                                                   | 60       | μA         | VDD = 4.0V                           |
| D023A         | ΔIVREF         | VREF Current <sup>(3)</sup>                              | _                                                     | 80                                                   | 135      | μA         | VDD = 4.0V                           |
| D022          | $\Delta I$ WDT | WDT Current <sup>(5)</sup>                               | —                                                     | 6.0                                                  | 10       | μΑ         | VDD=4.0V                             |
| DOODA         | 41             | Descent Descet Operation (5)                             |                                                       | 75                                                   | 12       | μA         | $\frac{(125^{\circ}C)}{200} = 5.017$ |
| D022A         |                | Brown-out Reset Current <sup>(e)</sup>                   |                                                       | 75                                                   | 125      | μΑ         | BOD enabled, $VDD = 5.0V$            |
| D023          | AICOMP         | Comparator Current for each                              |                                                       | 30                                                   | 60       | μΑ         | VDD - 4.0V                           |
| D023A         | $\Delta$ IVREF | VREF Current <sup>(5)</sup>                              | _                                                     | 80                                                   | 135      | μA         | VDD = 4.0V                           |
| 1A            | Fosc           | LP Oscillator Operating Frequency                        | 0                                                     | —                                                    | 200      | kHz        | All temperatures                     |
|               |                | RC Oscillator Operating Frequency                        | 0                                                     | —                                                    | 4        | MHz        | All temperatures                     |
|               |                | XT Oscillator Operating Frequency                        | 0                                                     |                                                      | 4        | MHz        | All temperatures                     |
|               |                | HS Oscillator Operating Frequency                        | 0                                                     | —                                                    | 20       | MHZ        | All temperatures                     |
| 1A            | Fosc           | LP Oscillator Operating Frequency                        | 0                                                     | —                                                    | 200      | kHz        | All temperatures                     |
|               |                | RC Oscillator Operating Frequency                        | 0                                                     | —                                                    | 4        | MHz        | All temperatures                     |
|               |                | HS Oscillator Operating Frequency                        | 0                                                     | _                                                    | 4<br>20  | MHZ<br>MHZ | All temperatures<br>All temperatures |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD,

 $\overline{\text{MCLR}}$  = VDD; WDT enabled/disabled as specified.

3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or VSS.

4: For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ.

5: The  $\Delta$  current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

6: Commercial temperature range only.









NOTES:

### INDEX

| Α                      |    |
|------------------------|----|
| ADDLW Instruction      | 63 |
| ADDWF Instruction      | 63 |
| ANDLW Instruction      | 63 |
| ANDWF Instruction      | 63 |
| Architectural Overview | 9  |
| Assembler              |    |
| MPASM Assembler        | 75 |
| В                      |    |

| 8                                 |    |
|-----------------------------------|----|
| BCF Instruction                   | 64 |
| Block Diagram                     |    |
| TIMER0                            |    |
| TMR0/WDT PRESCALER                | 34 |
| Brown-Out Detect (BOD)            | 50 |
| BSF Instruction                   | 64 |
| BTFSC Instruction                 | 64 |
| BTFSS Instruction                 | 65 |
| С                                 |    |
| C Compilers                       |    |
| MPLAB C17                         | 76 |
| MPLAB C18                         | 76 |
| MPLAB C30                         | 76 |
| CALL Instruction                  | 65 |
| Clocking Scheme/Instruction Cycle | 12 |
| CLRF Instruction                  | 65 |
| CLRW Instruction                  | 66 |
| CLRWDT Instruction                |    |
| Code Brotestian                   | 60 |

| C Compilers                       |    |
|-----------------------------------|----|
| MPLAB C17                         | 76 |
| MPLAB C18                         | 76 |
| MPLAB C30                         | 76 |
| CALL Instruction                  | 65 |
| Clocking Scheme/Instruction Cycle | 12 |
| CLRF Instruction                  | 65 |
| CLRW Instruction                  |    |
| CLRWDT Instruction                | 66 |
| Code Protection                   | 60 |
| COMF Instruction                  |    |
| Comparator Configuration          |    |
| Comparator Interrupts             | 41 |
| Comparator Module                 |    |
| Comparator Operation              |    |
| Comparator Reference              |    |
| Configuration Bits                |    |
| Configuring the Voltage Reference |    |
| Crystal Operation                 |    |
|                                   |    |

#### D

| Data Memory Organization            |
|-------------------------------------|
| DC Characteristics                  |
| PIC16C717/770/771                   |
| DECF Instruction                    |
| DECFSZ Instruction                  |
| Demonstration Boards                |
| PICDEM 1                            |
| PICDEM 17                           |
| PICDEM 18R PIC18C601/80179          |
| PICDEM 2 Plus78                     |
| PICDEM 3 PIC16C92X                  |
| PICDEM 4                            |
| PICDEM LIN PIC16C43X79              |
| PICDEM USB PIC16C7X579              |
| PICDEM.net Internet/Ethernet78      |
| Development Support75               |
| E                                   |
| Errata3                             |
| Evaluation and Programming Tools    |
| External Crystal Oscillator Circuit |
| G                                   |
| General purpose Register File       |
| GOTO Instruction                    |

I

| I/O Ports                                         | 25       |
|---------------------------------------------------|----------|
| I/O Programming Considerations                    | 30       |
| ID Locations                                      | 60       |
| INCEST Instruction                                | 67<br>69 |
| In-Circuit Serial Programming                     | 60<br>60 |
| Indirect Addressing, INDF and FSR Registers       | 24       |
| Instruction Flow/Pipelining                       | 12       |
| Instruction Set                                   |          |
| ADDLW                                             | 63       |
|                                                   | 63       |
|                                                   | 63<br>63 |
| BCF                                               | 64       |
| BSF                                               | 64       |
| BTFSC                                             | 64       |
| BTFSS                                             | 65       |
| CALL                                              | 65       |
| CLRF                                              | 65       |
|                                                   | 66<br>66 |
| COME                                              | 66<br>66 |
| DECF                                              | 66       |
| DECFSZ                                            | 67       |
| GOTO                                              | 67       |
| INCF                                              | 67       |
| INCFSZ                                            | 68       |
| IORLW                                             | 68       |
|                                                   | 60<br>60 |
|                                                   | 69<br>68 |
| MOVWE                                             | 60<br>69 |
| NOP                                               | 69       |
| OPTION                                            | 69       |
| RETFIE                                            | 70       |
| RETLW                                             | 70       |
| RETURN                                            | 70       |
| RLF                                               | 71<br>74 |
|                                                   | 71<br>71 |
| SLEEF                                             | 71<br>72 |
| SUBWF                                             | 72       |
| SWAPF                                             | 73       |
| TRIS                                              | 73       |
| XORLW                                             | 73       |
| XORWF                                             | 73       |
| Instruction Set Summary                           | 61       |
| INTCON Degister                                   | 56       |
| Interrupts                                        | 20<br>55 |
| IORI W Instruction                                | 55<br>68 |
| IORWF Instruction                                 | 68       |
| Μ                                                 |          |
| MOVE Instruction                                  | 60       |
| MOVI W Instruction                                | 68       |
| MOVWF Instruction                                 | 69       |
| MPLAB ASM30 Assembler, Linker, Librarian          | 76       |
| MPLAB ICD 2 In-Circuit Debugger                   | 77       |
| MPLAB ICE 2000 High Performance Universal         |          |
| In-Circuit Emulator                               | 77       |
| MPLAB ICE 4000 High Performance Universal         | 77       |
| MPLAB Integrated Development Environment Software | //<br>75 |
| MPLINK Object Linker/MPLIB Object Librarian       | 76       |
|                                                   |          |

| N                                         |
|-------------------------------------------|
| NOP Instruction                           |
| 0                                         |
| One-Time-Programmable (OTP) Devices7      |
| OPTION Instruction                        |
| OPTION Register                           |
| Oscillator Configurations                 |
| Oscillator Start-up Timer (OST)50         |
| Р                                         |
| Package Marking Information               |
| Packaging Information                     |
| PCL and PCLATH                            |
| PCON Register                             |
| PICkit 1 FLASH Starter Kit79              |
| PICSTART Plus Development Programmer77    |
| PIE1 Register                             |
| PIR1 Register                             |
| Port RB Interrupt                         |
| PORTA                                     |
| PORTB                                     |
| Power Control/Status Register (PCON)      |
| Power-Down Mode (SLEEP)                   |
| Power-On Reset (POR)                      |
| Power-up Timer (PWRT)                     |
| Prescaler                                 |
| PRO MATE II Universal Device Programmer   |
| Program Memory Organization               |
| Q                                         |
| Quick-Turnaround-Production (QTP) Devices |
| R                                         |
| RC Oscillator                             |
| Reset49                                   |
| RETFIE Instruction70                      |
| RETLW Instruction70                       |
| RETURN Instruction70                      |
| RLF Instruction71                         |
| RRF Instruction71                         |
| S                                         |

| 0                                                |         |
|--------------------------------------------------|---------|
| Serialized Quick-Turnaround-Production (SQTP) De | vices 7 |
| SLEEP Instruction                                | 71      |
| Software Simulator (MPLAB SIM)                   | 76      |
| Software Simulator (MPLAB SIM30)                 | 76      |
| Special Features of the CPU                      | 45      |
| Special Function Registers                       | 17      |
| Stack                                            | 23      |
| Status Register                                  | 18      |
| SUBLW Instruction                                | 72      |
| SUBWF Instruction                                | 72      |
| SWAPF Instruction                                | 73      |
|                                                  |         |

#### Т

| Timer0                             |    |
|------------------------------------|----|
| TIMER0                             |    |
| TIMER0 (TMR0) Interrupt            |    |
| TIMER0 (TMR0) Module               |    |
| TMR0 with External Clock           |    |
| Timer1                             |    |
| Switching Prescaler Assignment     | 35 |
| Timing Diagrams and Specifications |    |
| TMR0 Interrupt                     |    |
| TRIS Instruction                   | 73 |
| TRISA                              |    |
| TRISB                              |    |
|                                    |    |

### v

| Voltage Reference Module<br>VRCON Register | 43<br>43 |
|--------------------------------------------|----------|
| W                                          |          |
| Watchdog Timer (WDT)                       | . 58     |
| WWW, On-Line Support                       | 3        |
| X                                          |          |
| XORLW Instruction                          | . 73     |
| XORWF Instruction                          | .73      |

### **ON-LINE SUPPORT**

Microchip provides on-line support on the Microchip World Wide Web site.

The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape<sup>®</sup> or Microsoft<sup>®</sup> Internet Explorer. Files are also available for FTP download from our FTP site.

### Connecting to the Microchip Internet Web Site

The Microchip web site is available at the following URL:

#### www.microchip.com

The file transfer site is available by using an FTP service to connect to:

#### ftp://ftp.microchip.com

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

- Latest Microchip Press Releases
- Technical Support Section with Frequently Asked
   Questions
- Design Tips
- Device Errata
- Job Postings
- Microchip Consultant Program Member Listing
- Links to other useful web sites related to Microchip Products
- Conferences for products, Development Systems, technical information and more
- · Listing of seminars and events

## SYSTEMS INFORMATION AND UPGRADE HOT LINE

The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive the most current upgrade kits. The Hot Line Numbers are:

1-800-755-2345 for U.S. and most of Canada, and

1-480-792-7302 for the rest of the world.

092002