



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 4MHz                                                                      |
| Connectivity               | -                                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 13                                                                        |
| Program Memory Size        | 3.5KB (2K x 14)                                                           |
| Program Memory Type        | ОТР                                                                       |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 128 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 6V                                                                   |
| Data Converters            | -                                                                         |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                            |
| Supplier Device Package    | 18-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c622-04-so |
|                            |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Table of Contents**

| 1.0     | General Description                 | . 5 |
|---------|-------------------------------------|-----|
| 2.0     | PIC16C62X Device Varieties          | . 7 |
|         | Architectural Overview              |     |
|         | Memory Organization                 |     |
| 5.0     | I/O Ports                           | 25  |
| 6.0     | Timer0 Module                       | 31  |
| 7.0     | Comparator Module                   | 37  |
| 8.0     | Voltage Reference Module            | 43  |
| 9.0     | Special Features of the CPU         | 45  |
| 10.0    | Instruction Set Summary             | 61  |
|         | Development Support                 |     |
| 12.0    | Electrical Specifications           | 81  |
| 13.0    | Device Characterization Information | 09  |
| 14.0    | Packaging Information 1             | 13  |
|         | Jix A: Enhancements 1               |     |
| Append  | Jix B: Compatibility                | 19  |
| Index   |                                     | 21  |
| On-Line | e Support 1                         | 23  |
| System  | Is Information and Upgrade Hot Line | 23  |
|         | Response 1                          |     |
| Product | t Identification System 1           | 25  |

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@mail.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)
- The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277

When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using.

## **Customer Notification System**

Register on our web site at www.microchip.com/cn to receive the most current information on all of our products.

|             |                                        | PIC16C620 <sup>(3)</sup>            | PIC16C620A <sup>(1)(4)</sup>        | PIC16CR620A <sup>(2)</sup>          | PIC16C621 <sup>(3)</sup>            | PIC16C621A <sup>(1)(4)</sup>        | PIC16C622 <sup>(3)</sup>            | PIC16C622A <sup>(1)(4)</sup>        |
|-------------|----------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| Clock       | Maximum Frequency of Operation (MHz)   | 20                                  | 40                                  | 20                                  | 20                                  | 40                                  | 20                                  | 40                                  |
| Memory      | EPROM Program<br>Memory<br>(x14 words) | 512                                 | 512                                 | 512                                 | 1K                                  | 1K                                  | 2К                                  | 2К                                  |
|             | Data Memory (bytes)                    | 80                                  | 96                                  | 96                                  | 80                                  | 96                                  | 128                                 | 128                                 |
| Peripherals | Timer Module(s)                        | TMR0                                | TMR0                                | TMRO                                | TMR0                                | TMR0                                | TMR0                                | TMR0                                |
|             | Comparators(s)                         | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   |
|             | Internal Reference<br>Voltage          | Yes                                 |
| Features    | Interrupt Sources                      | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   |
|             | I/O Pins                               | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  |
|             | Voltage Range (Volts)                  | 2.5-6.0                             | 2.7-5.5                             | 2.5-5.5                             | 2.5-6.0                             | 2.7-5.5                             | 2.5-6.0                             | 2.7-5.5                             |
|             | Brown-out Reset                        | Yes                                 |
|             | Packages                               | 18-pin DIP,<br>SOIC;<br>20-pin SSOP |

## TABLE 1-1: PIC16C62X FAMILY OF DEVICES

All PICmicro<sup>®</sup> Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C62X Family devices use serial programming with clock pin RB6 and data pin RB7.

**Note 1:** If you change from this device to another device, please verify oscillator characteristics in your application.

2: For ROM parts, operation from 2.0V - 2.5V will require the PIC16LCR62XA parts.

**3:** For OTP parts, operation from 2.5V - 3.0V will require the PIC16LC62X part.

4: For OTP parts, operation from 2.7V - 3.0V will require the PIC16LC62XA part.

## 3.0 ARCHITECTURAL OVERVIEW

The high performance of the PIC16C62X family can be attributed to a number of architectural features commonly found in RISC microprocessors. To begin with, the PIC16C62X uses a Harvard architecture, in which, program and data are accessed from separate memories using separate busses. This improves bandwidth over traditional von Neumann architecture, where program and data are fetched from the same memory. Separating program and data memory further allows instructions to be sized differently than 8-bit wide data word. Instruction opcodes are 14-bits wide making it possible to have all single word instructions. A 14-bit wide program memory access bus fetches a 14-bit instruction in a single cycle. A two-stage pipeline overlaps fetch and execution of instructions. Consequently, all instructions (35) execute in a single cycle (200 ns @ 20 MHz) except for program branches.

The PIC16C620(A) and PIC16CR620A address 512 x 14 on-chip program memory. The PIC16C621(A) addresses 1K x 14 program memory. The PIC16C622(A) addresses 2K x 14 program memory. All program memory is internal.

The PIC16C62X can directly or indirectly address its register files or data memory. All special function registers including the program counter are mapped in the data memory. The PIC16C62X has an orthogonal (symmetrical) instruction set that makes it possible to carry out any operation on any register using any Addressing mode. This symmetrical nature and lack of 'special optimal situations' make programming with the PIC16C62X simple yet efficient. In addition, the learning curve is reduced significantly.

The PIC16C62X devices contain an 8-bit ALU and working register. The ALU is a general purpose arithmetic unit. It performs arithmetic and Boolean functions between data in the working register and any register file.

The ALU is 8-bits wide and capable of addition, subtraction, shift and logical operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. In two-operand instructions, typically one operand is the working register (W register). The other operand is a file register or an immediate constant. In single operand instructions, the operand is either the W register or a file register.

The W register is an 8-bit working register used for ALU operations. It is not an addressable register.

Depending on the instruction executed, the ALU may affect the values of the Carry (C), Digit Carry (DC), and Zero (Z) bits in the STATUS register. The C and DC bits operate as a Borrow and Digit Borrow out bit, respectively, bit in subtraction. See the SUBLW and SUBWF instructions for examples.

A simplified block diagram is shown in Figure 3-1, with a description of the device pins in Table 3-1.

### FIGURE 4-4: DATA MEMORY MAP FOR THE PIC16C620/621

| File File |                     |                     |             |  |  |
|-----------|---------------------|---------------------|-------------|--|--|
| Address   | 3                   |                     | Address     |  |  |
| 00h       | INDF <sup>(1)</sup> | INDF <sup>(1)</sup> | 80h         |  |  |
| 01h       | TMR0                | OPTION              | 81h         |  |  |
| 02h       | PCL                 | PCL                 | 82h         |  |  |
| 03h       | STATUS              | STATUS              | 83h         |  |  |
| 04h       | FSR                 | FSR                 | 84h         |  |  |
| 05h       | PORTA               | TRISA               | 85h         |  |  |
| 06h       | PORTB               | TRISB               | 86h         |  |  |
| 07h       |                     |                     | 87h         |  |  |
| 08h       |                     |                     | 88h         |  |  |
| 09h       |                     |                     | 89h         |  |  |
| 0Ah       | PCLATH              | PCLATH              | 8Ah         |  |  |
| 0Bh       | INTCON              | INTCON              | 8Bh         |  |  |
| 0Ch       | PIR1                | PIE1                | 8Ch         |  |  |
| 0Dh       |                     |                     | 8Dh         |  |  |
| 0Eh       |                     | PCON                | 8Eh         |  |  |
| 0Fh       |                     |                     | 8Fh         |  |  |
| 10h       |                     |                     | 90h         |  |  |
| 11h       |                     |                     | 91h         |  |  |
| 12h       |                     |                     | 92h         |  |  |
| 13h       |                     |                     | 93h         |  |  |
| 14h       |                     |                     | 94h         |  |  |
| 15h       |                     |                     | 95h         |  |  |
| 16h       |                     |                     | 96h         |  |  |
| 17h       |                     |                     | 97h         |  |  |
| 18h       |                     |                     | 98h         |  |  |
| 19h       |                     |                     | 99h         |  |  |
| 1Ah       |                     |                     | 9Ah         |  |  |
| 1Bh       |                     |                     | 9Bh         |  |  |
| 1Ch       |                     |                     | 9Ch         |  |  |
| 1Dh       |                     |                     | 9Dh         |  |  |
| 1Eh       |                     |                     | 9Eh         |  |  |
| 1Fh       | CMCON               | VRCON               | 9Fh         |  |  |
| 20h       |                     | _                   | A0h         |  |  |
|           | General             |                     |             |  |  |
|           | Purpose<br>Register |                     |             |  |  |
| 6Fh       | 5                   |                     |             |  |  |
| 70h       |                     |                     |             |  |  |
|           |                     |                     |             |  |  |
|           |                     |                     |             |  |  |
|           |                     |                     |             |  |  |
| 7Fh       |                     |                     | FFh         |  |  |
|           | Bank 0              | Bank 1              |             |  |  |
| <b>—</b>  |                     | 1 4                 |             |  |  |
| Unimp     | plemented data me   | mory locations, r   | ead as '0'. |  |  |
| Note 1:   | Not a physical re   | egister.            |             |  |  |
|           |                     |                     |             |  |  |
|           |                     |                     |             |  |  |

## FIGURE 4-5:

### DATA MEMORY MAP FOR THE PIC16C622

|                 | 1116                |                     |                 |
|-----------------|---------------------|---------------------|-----------------|
| File<br>Address | 8                   |                     | File<br>Address |
| 00h             | INDF <sup>(1)</sup> | INDF <sup>(1)</sup> | 80h             |
| 01h             | TMR0                | OPTION              | 81h             |
| 02h             | PCL                 | PCL                 | 82h             |
| 03h             | STATUS              | STATUS              | 83h             |
| 04h             | FSR                 | FSR                 | 84h             |
| 05h             | PORTA               | TRISA               | 85h             |
| 06h             | PORTB               | TRISB               | 86h             |
| 00h             | TOILID              | TRIOD               | 87h             |
| 07h<br>08h      |                     |                     | 88h             |
| 00h             |                     |                     | 89h             |
| 03h<br>0Ah      | PCLATH              | PCLATH              | 8Ah             |
| 0An<br>0Bh      | INTCON              | INTCON              | 8Bh             |
| 0Dh             | PIR1                | PIE1                | 8Ch             |
| 0Ch<br>0Dh      | PIRI                | PIEI                | 8Dh             |
|                 |                     | PCON                |                 |
| 0Eh<br>0Fh      |                     | PCON                | 8Eh             |
|                 |                     |                     | 8Fh             |
| 10h             |                     |                     | 90h             |
| 11h             |                     |                     | 91h             |
| 12h             |                     |                     | 92h             |
| 13h             |                     |                     | 93h             |
| 14h             |                     |                     | 94h             |
| 15h             |                     |                     | 95h             |
| 16h             |                     |                     | 96h             |
| 17h             |                     |                     | 97h             |
| 18h             |                     |                     | 98h             |
| 19h             |                     |                     | 99h             |
| 1Ah             |                     |                     | 9Ah             |
| 1Bh             |                     |                     | 9Bh             |
| 1Ch             |                     |                     | 9Ch             |
| 1Dh             |                     |                     | 9Dh             |
| 1Eh             |                     |                     | 9Eh             |
| 1Fh             | CMCON               | VRCON               | 9Fh             |
| 20h             |                     |                     | A0h             |
|                 | General<br>Purpose  | General<br>Purpose  |                 |
|                 | Register            | Register            |                 |
|                 | 0                   | 5                   | BFh             |
|                 |                     |                     | C0h             |
|                 |                     |                     |                 |
|                 |                     |                     |                 |
|                 |                     |                     |                 |
| 7Fh             |                     |                     | FFh             |
| , , , , , ,     | Bank 0              | Bank 1              |                 |
|                 |                     |                     |                 |
| Unim            | plemented data me   | mory locations, re  | ad as '0'.      |
| Note 1:         | Not a physical re   | aister              |                 |
|                 |                     |                     |                 |
|                 |                     |                     |                 |

## FIGURE 4-6: DATA MEMORY MAP FOR THE PIC16C620A/CR620A/621A

|                   | 11010002                       |                     | - 17 (          |  |  |  |
|-------------------|--------------------------------|---------------------|-----------------|--|--|--|
| File<br>Address   | 3                              |                     | File<br>Address |  |  |  |
| 00h               | INDF <sup>(1)</sup>            | INDF <sup>(1)</sup> | 80h             |  |  |  |
| 01h               | TMR0                           | OPTION              | 81h             |  |  |  |
| 02h               | PCL                            | PCL                 | 82h             |  |  |  |
| 03h               | STATUS                         | STATUS              | 83h             |  |  |  |
| 04h               | FSR                            | FSR                 | 84h             |  |  |  |
| 05h               | PORTA                          | TRISA               | 85h             |  |  |  |
| 06h               | PORTB                          | TRISB               | 86h             |  |  |  |
| 07h               |                                |                     | 87h             |  |  |  |
| 08h               |                                |                     | 88h             |  |  |  |
| 09h               |                                |                     | 89h             |  |  |  |
| 0Ah               | PCLATH                         | PCLATH              | 8Ah             |  |  |  |
| 0Bh               | INTCON                         | INTCON              | 8Bh             |  |  |  |
| 0Ch               | PIR1                           | PIE1                | 8Ch             |  |  |  |
| 0Dh               |                                |                     | 8Dh             |  |  |  |
| 0Eh               |                                | PCON                | 8Eh             |  |  |  |
| 0Fh               |                                |                     | 8Fh             |  |  |  |
| 10h               |                                |                     | 90h             |  |  |  |
| 11h               |                                |                     | 91h             |  |  |  |
| 12h               |                                |                     | 92h             |  |  |  |
| 13h               |                                |                     | 93h             |  |  |  |
| 14h               |                                |                     | 94h             |  |  |  |
| 15h               |                                |                     | 95h             |  |  |  |
| 16h               |                                |                     | 96h             |  |  |  |
| 17h               |                                |                     | 97h             |  |  |  |
| 18h               |                                |                     | 98h             |  |  |  |
| 19h               |                                |                     | 99h             |  |  |  |
| 1Ah               |                                |                     | 9Ah             |  |  |  |
| 1Bh               |                                |                     | 9Bh             |  |  |  |
| 1Ch               |                                |                     | 9Ch             |  |  |  |
| 1Dh               |                                |                     | 9Dh             |  |  |  |
| 1Eh               |                                |                     | 9Eh             |  |  |  |
| 1Fh               | CMCON                          | VRCON               | 9Fh             |  |  |  |
| 20h               | General<br>Purpose<br>Register |                     | A0h             |  |  |  |
| 6Fh               |                                |                     |                 |  |  |  |
| 70h               | General                        |                     | F0h             |  |  |  |
|                   | Purpose<br>Register            | Accesses<br>70h-7Fh |                 |  |  |  |
| 7Fh Bank 0 Bank 1 |                                |                     |                 |  |  |  |
| Unimp             | lemented data mer              | mory locations, rea | ad as '0'.      |  |  |  |
| Note 1:           | Not a physical re              | gister.             |                 |  |  |  |
|                   |                                |                     |                 |  |  |  |

### FIGURE 4-7: DATA MEMORY MAP FOR THE PIC16C622A

|                                  |                     | C10C022A            |                 |  |  |  |
|----------------------------------|---------------------|---------------------|-----------------|--|--|--|
| File<br>Address                  | 3                   |                     | File<br>Address |  |  |  |
| 00h                              | INDF <sup>(1)</sup> | INDF <sup>(1)</sup> | 80h             |  |  |  |
| 01h                              | TMR0                | OPTION              | 81h             |  |  |  |
| 02h                              | PCL                 | PCL                 | 82h             |  |  |  |
| 03h                              | STATUS              | STATUS              | 83h             |  |  |  |
| 04h                              | FSR                 | FSR                 | 84h             |  |  |  |
| 05h                              | PORTA               | TRISA               | 85h             |  |  |  |
| 06h                              | PORTB               | TRISB               | 86h             |  |  |  |
| 07h                              |                     |                     | 87h             |  |  |  |
| 08h                              |                     |                     | 88h             |  |  |  |
| 09h                              |                     |                     | 89h             |  |  |  |
| 0Ah                              | PCLATH              | PCLATH              | 8Ah             |  |  |  |
| 0Bh                              | INTCON              | INTCON              | 8Bh             |  |  |  |
| 0Ch                              | PIR1                | PIE1                | 8Ch             |  |  |  |
| 0Dh                              |                     |                     | 8Dh             |  |  |  |
| 0Eh                              |                     | PCON                | 8Eh             |  |  |  |
| 0Fh                              |                     |                     | 8Fh             |  |  |  |
| 10h                              |                     |                     | 90h             |  |  |  |
| 11h                              |                     |                     | 91h             |  |  |  |
| 12h                              |                     |                     | 92h             |  |  |  |
| 13h                              |                     |                     | 93h             |  |  |  |
| 14h                              |                     |                     | 94h             |  |  |  |
| 15h                              |                     |                     | 95h             |  |  |  |
| 16h                              |                     |                     | 96h             |  |  |  |
| 17h                              |                     |                     | 97h             |  |  |  |
| 18h                              |                     |                     | 98h             |  |  |  |
| 19h                              |                     |                     | 99h             |  |  |  |
| 1Ah                              |                     |                     | 9Ah             |  |  |  |
| 1Bh                              |                     |                     | 9Bh             |  |  |  |
| 1Ch                              |                     |                     | 9Ch             |  |  |  |
| 1Dh                              |                     |                     | 9Dh             |  |  |  |
| 1Eh                              |                     |                     | 9Eh             |  |  |  |
| 1Fh                              | CMCON               | VRCON               | 9Fh             |  |  |  |
| 20h                              |                     |                     | A0h             |  |  |  |
|                                  | General             | General             | Aon             |  |  |  |
|                                  | Purpose<br>Register | Purpose<br>Register |                 |  |  |  |
|                                  | rtegister           | rtegister           | BFh             |  |  |  |
|                                  |                     |                     | C0h             |  |  |  |
| 0.51                             |                     |                     |                 |  |  |  |
| 6Fh                              | 0                   |                     | F0h             |  |  |  |
| 70h                              | General<br>Purpose  | Accesses            |                 |  |  |  |
| 754                              | Register            | 70h-7Fh             | FFh             |  |  |  |
| 7Fh                              | Bank 0              | Bank 1              | → FF11          |  |  |  |
|                                  |                     |                     |                 |  |  |  |
| Unimp                            | plemented data me   | mory locations, re  | ad as '0'.      |  |  |  |
| Note 1: Not a physical register. |                     |                     |                 |  |  |  |

## 4.2.2.1 STATUS Register

The STATUS register, shown in Register 4-1, contains the arithmetic status of the ALU, the RESET status and the bank select bits for data memory.

The STATUS register can be the destination for any instruction, like any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the STATUS register as 000uuluu (where u = unchanged).

It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register, because these instructions do not affect any STATUS bit. For other instructions not affecting any STATUS bits, see the "Instruction Set Summary".

- Note 1: The IRP and RP1 bits (STATUS<7:6>) are not used by the PIC16C62X and should be programmed as '0'. Use of these bits as general purpose R/W bits is NOT recommended, since this may affect upward compatibility with future products.
  - 2: The <u>C and DC bits</u> operate as a Borrow and Digit Borrow out bit, respectively, in subtraction. See the SUBLW and SUBWF instructions for examples.

## REGISTER 4-1: STATUS REGISTER (ADDRESS 03H OR 83H)

|         | Reserved            | Reserved                           | R/W-0          | R-1            | R-1            | R/W-x          | R/W-x        | R/W-x          |
|---------|---------------------|------------------------------------|----------------|----------------|----------------|----------------|--------------|----------------|
|         | IRP                 | RP1                                | RP0            | TO             | PD             | Z              | DC           | С              |
|         | bit 7               |                                    |                |                |                |                |              | bit 0          |
|         |                     |                                    |                |                |                |                |              |                |
| bit 7   | -                   | ter Bank Sel                       | -              | d for indirect | addressing     | )              |              |                |
|         |                     | , 3 (100h - 1<br>, 1 (00h - FF     |                |                |                |                |              |                |
|         |                     | t is reserved                      |                | 16C62X; alv    | /ays maintai   | n this bit cle | ar.          |                |
| bit 6-5 |                     | Register Ban                       |                |                | -              |                |              |                |
|         |                     | 1 (80h - FFh                       |                |                |                |                |              |                |
|         |                     | 0 (00h - 7Fh                       |                |                |                |                |              |                |
|         | Each bank<br>clear. | is 128 bytes                       | 5. The RP1 t   | oit is reserve | ed on the PIC  | C16C62X; a     | lways mainta | ain this bit   |
| bit 4   | TO: Time-c          | out bit                            |                |                |                |                |              |                |
|         |                     | ower-up, CLI                       | RWDT instruc   | ction. or SLE  | EP instruction | on             |              |                |
|         |                     | time-out oc                        |                | ,              |                |                |              |                |
| bit 3   | PD: Power           | -down bit                          |                |                |                |                |              |                |
|         | -                   | ower-up or b<br>cution of the      | -              |                | n              |                |              |                |
| bit 2   | Z: Zero bit         |                                    |                |                |                |                |              |                |
|         |                     | sult of an arit<br>sult of an arit |                |                |                | )              |              |                |
| bit 1   |                     | arry/borrow b                      |                | • •            |                |                | )(for borrow | the polarity   |
|         | is reversed         | -                                  | ζ ,            |                | ·              |                |              |                |
|         |                     | -out from the                      |                |                |                | rred           |              |                |
|         |                     | ry-out from th                     |                |                |                |                |              |                |
| bit 0   | •                   | orrow bit (AD                      |                |                |                |                |              |                |
|         | •                   | -out from the<br>ry-out from th    | -              |                |                |                |              |                |
|         | Note:               | For borrow t                       | he polarity i  | s reversed.    | A subtraction  | on is execut   | ed by addin  | g the two's    |
|         |                     | complement                         |                |                |                |                |              | s, this bit is |
|         |                     | loaded with e                      | either the hig | gh or low or   | der bit of the | source reg     | ister.       |                |
|         | Legend:             | L. L. 14                           |                |                |                |                | hit as a d   | 0              |
|         | R = Reada           |                                    |                | ritable bit    |                | •              | bit, read as |                |
|         | - n = Value         | at POR                             | 1′ = Bi        | it is set      | '0' = Bit i    | scleared       | x = Bit is u | nknown         |

### 4.2.2.6 PCON Register

The PCON register contains flag bits to differentiate between a Power-on Reset, an external MCLR Reset, WDT Reset or a Brown-out Reset.

| Note: | BOR is unknown on Power-on Reset. It        |
|-------|---------------------------------------------|
|       | must then be set by the user and checked    |
|       | on subsequent RESETS to see if BOR is       |
|       | cleared, indicating a brown-out has         |
|       | occurred. The BOR STATUS bit is a "don't    |
|       | care" and is not necessarily predictable if |
|       | the brown-out circuit is disabled (by       |
|       | programming BODEN bit in the                |
|       | Configuration word).                        |

#### REGISTER 4-6: PCON REGISTER (ADDRESS 8Eh)

|   | U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 |
|---|-------|-----|-----|-----|-----|-----|-------|-------|
| ſ | _     | —   | —   | —   | —   | —   | POR   | BOR   |
| - | bit 7 |     |     |     |     |     |       | bit 0 |

bit 7-2 Unimplemented: Read as '0'

bit 1 **POR**: Power-on Reset STATUS bit

- 1 = No Power-on Reset occurred
- 0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)

bit 0 **BOR**: Brown-out Reset STATUS bit

1 = No Brown-out Reset occurred

0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs)

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

## 5.3 I/O Programming Considerations

#### 5.3.1 BI-DIRECTIONAL I/O PORTS

Any instruction which writes, operates internally as a read followed by a write operation. The BCF and BSF instructions, for example, read the register into the CPU, execute the bit operation and write the result back to the register. Caution must be used when these instructions are applied to a port with both inputs and outputs defined. For example, a BSF operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU. Then the BSF operation takes place on bit5 and PORTB is written to the output latches. If another bit of PORTB is used as a bi-directional I/O pin (e.g., bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and re-written to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit0 is switched into Output mode later on, the content of the data latch may now be unknown.

Reading the port register reads the values of the port pins. Writing to the port register writes the value to the port latch. When using read-modify-write instructions (ex. BCF, BSF, etc.) on a port, the value of the port pins is read, the desired operation is done to this value, and this value is then written to the port latch.

Example 5-2 shows the effect of two sequential read-modify-write instructions (ex.,  ${\tt BCF}\,,\ {\tt BSF},$  etc.) on an I/O port

A pin actively outputting a Low or High should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip.

#### EXAMPLE 5-2: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT

|                                                       | = =                   |  |  |  |  |
|-------------------------------------------------------|-----------------------|--|--|--|--|
| ; Initial PORT settings:                              | PORTB<7:4> Inputs     |  |  |  |  |
| ;                                                     | PORTB<3:0> Outputs    |  |  |  |  |
| ; PORTB<7:6> have external ; connected to other circu |                       |  |  |  |  |
| ;                                                     |                       |  |  |  |  |
| ;                                                     | PORT latch PORT pins  |  |  |  |  |
| ;                                                     |                       |  |  |  |  |
|                                                       | -                     |  |  |  |  |
|                                                       |                       |  |  |  |  |
| BCF PORTB, 7                                          | ; 01pp pppp 11pp pppp |  |  |  |  |
| BCF PORTB, 6                                          | ; 10pp pppp 11pp pppp |  |  |  |  |
| BSF STATUS, RPO                                       | ;                     |  |  |  |  |
| BCF TRISB, 7                                          | ;10pp pppp 11pp pppp  |  |  |  |  |
| BCF TRISB, 6                                          | ;10pp pppp 10pp pppp  |  |  |  |  |
| ;                                                     |                       |  |  |  |  |
| ; Note that the user may have expected the pin        |                       |  |  |  |  |
| ; values to be 00pp pppp.                             | The 2nd BCF caused    |  |  |  |  |
| ; RB7 to be latched as the                            | e pin value (High).   |  |  |  |  |
|                                                       |                       |  |  |  |  |

## 5.3.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 5-7). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should be such to allow the pin voltage to stabilize (load dependent) before the next instruction which causes that file to be read into the CPU is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.



### FIGURE 5-7: SUCCESSIVE I/O OPERATION

## 6.2 Using Timer0 with External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

#### 6.2.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 6-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple-counter type prescaler, so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple-counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

## 6.2.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the TMR0 is actually incremented. Figure 6-5 shows the delay from the external clock edge to the timer incrementing.





## 9.8 Power-Down Mode (SLEEP)

The Power-down mode is entered by executing a SLEEP instruction.

If enabled, the Watchdog Timer will be cleared but keeps running, the PD bit in the STATUS register is cleared, the TO bit is set, and the oscillator driver is turned off. The I/O ports maintain the status they had, before SLEEP was executed (driving high, low, or hi-impedance).

For lowest current consumption in this mode, all I/O pins should be either at VDD or VSs with no external circuitry drawing current from the I/O pin and the comparators and VREF should be disabled. I/O pins that are hi-impedance inputs should be pulled high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or VSs for lowest current consumption. The contribution from on chip pull-ups on PORTB should be considered.

The MCLR pin must be at a logic high level (VIHMC).

| Note: |                                                |  |  |  |  |  |
|-------|------------------------------------------------|--|--|--|--|--|
|       | by a WDT time-out does not drive MCLR pin low. |  |  |  |  |  |
|       |                                                |  |  |  |  |  |

#### 9.8.1 WAKE-UP FROM SLEEP

The device can wake-up from SLEEP through one of the following events:

- 1. External RESET input on MCLR pin
- 2. Watchdog Timer Wake-up (if WDT was enabled)
- 3. Interrupt from RB0/INT pin, RB Port change, or the Peripheral Interrupt (Comparator).

The first event will cause a device RESET. The two latter events are considered a continuation of program execution. The TO and PD bits in the STATUS register can be used to determine the cause of device RESET. PD bit, which is set on power-up, is cleared when SLEEP is invoked. TO bit is cleared if WDT wake-up occurred.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction after the SLEEP instruction after the instruction and then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have an NOP after the SLEEP instruction.

**Note:** If the global interrupts are disabled (GIE is cleared), but any interrupt source has both its interrupt enable bit and the corresponding interrupt flag bits set, the device will immediately wake-up from SLEEP. The SLEEP instruction is completely executed.

The WDT is cleared when the device wakes up from SLEEP, regardless of the source of wake-up.

| Q1 Q2 Q3                   | 0 Q4 Q1 Q2 Q3 Q4 Q | 21                    | Q1 Q2 Q3 Q4                                | Q1 Q2 Q3 Q4     | Q1 Q2 Q3 Q4 0    | Q1 Q2 Q3 Q4 |
|----------------------------|--------------------|-----------------------|--------------------------------------------|-----------------|------------------|-------------|
|                            |                    |                       | $[ \  \  \  \  \  \  \  \  \  \  \  \  \ $ |                 |                  |             |
| CLKOUT(4)                  |                    | Tost(2)               |                                            | \/              | \ <u>`</u>       |             |
| INT pin                    |                    | 1                     | 1                                          | ı ı<br>ı ı      | 1                |             |
| NTF flag                   |                    | <u> </u>              | Interrupt Latend                           | SV.             |                  |             |
| INTCON<1>)                 |                    |                       | (Note 2)                                   |                 |                  |             |
| GIE bit<br>INTCON<7>)      | F<br>I F           | Processor in<br>SLEEP | 1                                          |                 |                  |             |
| INSTRUCTION FLOW           |                    |                       | 1<br>1<br>1                                | 1  <br>1  <br>1 | 1                |             |
| PC X PC                    | <u>Υ PC+1 Χ</u>    | PC+2                  | X PC+2                                     | X PC + 2        | <u>χ 0004h χ</u> | 0005h       |
| Instruction { Inst(PC) = S | SLEEP Inst(PC + 1) |                       | Inst(PC + 2)                               | 1 1<br>1 1      | Inst(0004h)      | Inst(0005h) |
| Instruction { Inst(PC -    | 1) SLEEP           |                       | Inst(PC + 1)                               | Dummy cycle     | Dummy cycle      | Inst(0004h) |

## FIGURE 9-18: WAKE-UP FROM SLEEP THROUGH INTERRUPT

**3:** GIE = '1' assumed. In this case, after wake-up, the processor jumps to the interrupt routine. If GIE = '0', execution will continue in-line.

4: CLKOUT is not available in these Osc modes, but shown here for timing reference.

| BTFSS            | Bit Test f, Skip if Set                                                                                                                          | CALL             | Call Subroutine                                                                                                                                                            |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Syntax:          | [ label ] BTFSS f,b                                                                                                                              | Syntax:          | [ <i>label</i> ] CALL k                                                                                                                                                    |  |
| Operands:        | $0 \le f \le 127$                                                                                                                                | Operands:        | $0 \leq k \leq 2047$                                                                                                                                                       |  |
|                  | $0 \le b < 7$                                                                                                                                    | Operation:       | $(PC)$ + 1 $\rightarrow$ TOS,                                                                                                                                              |  |
| Operation:       | skip if (f <b>) = 1</b>                                                                                                                          |                  | $k \rightarrow PC<10:0>$ ,<br>(PCLATH<4:3>) $\rightarrow PC<12:11>$                                                                                                        |  |
| Status Affected: | None                                                                                                                                             | Status Affected: | None                                                                                                                                                                       |  |
| Encoding:        | 01 11bb bfff ffff                                                                                                                                | Encoding:        | 10 0kkk kkkk kkkk                                                                                                                                                          |  |
| Description:     | If bit 'b' in register 'f' is '1', then the<br>next instruction is skipped.<br>If bit 'b' is '1', then the next instruc-                         | Description:     | Call Subroutine. First, return<br>address (PC+1) is pushed onto                                                                                                            |  |
| Mandar           | tion fetched during the current<br>instruction execution, is discarded<br>and a NOP is executed instead,<br>making this a two-cycle instruction. |                  | the stack. The eleven bit immedi-<br>ate address is loaded into PC bits<br><10:0>. The upper bits of the PC<br>are loaded from PCLATH. CALL is<br>a two-cycle instruction. |  |
| Words:           | 1                                                                                                                                                | Words:           | 1                                                                                                                                                                          |  |
| Cycles:          | 1(2)                                                                                                                                             | Cycles:          | 2                                                                                                                                                                          |  |
| Example          | here btfss <b>FLAG,1</b><br>false goto <b>PROCESS_CO</b>                                                                                         | Example          | HERE CALL                                                                                                                                                                  |  |
|                  | TRUE DE                                                                                                                                          | ·                | THER<br>E                                                                                                                                                                  |  |
|                  | Before Instruction<br>PC = address HERE<br>After Instruction<br>if FLAG<1> = 0,<br>PC = address FALSE<br>if FLAG<1> = 1,<br>PC = 1,              |                  | Before Instruction<br>PC = Address HERE<br>After Instruction<br>PC = Address THERE<br>TOS = Address HERE+1                                                                 |  |
|                  | PC = address TRUE                                                                                                                                | CLRF             | Clear f                                                                                                                                                                    |  |
|                  |                                                                                                                                                  | Syntax:          | [ <i>label</i> ] CLRF f                                                                                                                                                    |  |
|                  |                                                                                                                                                  | Operands:        | $0 \leq f \leq 127$                                                                                                                                                        |  |
|                  |                                                                                                                                                  | Operation:       | $\begin{array}{l} 00h \rightarrow (f) \\ 1 \rightarrow Z \end{array}$                                                                                                      |  |
|                  |                                                                                                                                                  | Status Affected: | Z                                                                                                                                                                          |  |
|                  |                                                                                                                                                  | Encoding:        | 00 0001 1fff ffff                                                                                                                                                          |  |
|                  |                                                                                                                                                  | Description:     | The contents of register 'f' are cleared and the Z bit is set.                                                                                                             |  |
|                  |                                                                                                                                                  | Words:           | 1                                                                                                                                                                          |  |
|                  |                                                                                                                                                  | Cycles:          | 1                                                                                                                                                                          |  |
|                  |                                                                                                                                                  | Example          | CLRF FLAG_REG                                                                                                                                                              |  |
|                  |                                                                                                                                                  |                  | Before Instruction<br>FLAG_REG = 0x5A<br>After Instruction                                                                                                                 |  |
|                  |                                                                                                                                                  |                  | FLAG_REG = $0x00$<br>Z = 1                                                                                                                                                 |  |

# PIC16C62X

| RETFIE           | Return from Interrupt                                                                                                                                                                                                |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [label] RETFIE                                                                                                                                                                                                       |  |  |  |  |  |
| Operands:        | None                                                                                                                                                                                                                 |  |  |  |  |  |
| Operation:       | $\begin{array}{l} TOS \to PC, \\ 1 \to GIE \end{array}$                                                                                                                                                              |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                 |  |  |  |  |  |
| Encoding:        | 00 0000 0000 1001                                                                                                                                                                                                    |  |  |  |  |  |
| Description:     | Return from Interrupt. Stack is<br>POPed and Top of Stack (TOS) is<br>loaded in the PC. Interrupts are<br>enabled by setting Global<br>Interrupt Enable bit, GIE<br>(INTCON<7>). This is a two-cycle<br>instruction. |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                    |  |  |  |  |  |
| Cycles:          | 2                                                                                                                                                                                                                    |  |  |  |  |  |
| Example          | RETFIE                                                                                                                                                                                                               |  |  |  |  |  |
|                  | After Interrupt<br>PC = TOS<br>GIE = 1                                                                                                                                                                               |  |  |  |  |  |

| RETLW            | Return with Literal in W                                                                                                                                                                                                  |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] RETLW k                                                                                                                                                                                                  |  |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                                                                                                                       |  |  |  |  |  |
| Operation:       | $k \rightarrow (W);$<br>TOS $\rightarrow PC$                                                                                                                                                                              |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                      |  |  |  |  |  |
| Encoding:        | 11 01xx kkkk kkkk                                                                                                                                                                                                         |  |  |  |  |  |
| Description:     | The W register is loaded with the<br>eight bit literal 'k'. The program<br>counter is loaded from the top of<br>the stack (the return address).<br>This is a two-cycle instruction.                                       |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                         |  |  |  |  |  |
| Cycles:          | 2                                                                                                                                                                                                                         |  |  |  |  |  |
| Example          | CALL TABLE;W contains table                                                                                                                                                                                               |  |  |  |  |  |
| TABLE            | ;offset value<br>;W now has table value<br>ADDWF PC ;W = offset<br>RETLW k1 ;Begin table<br>RETLW k2 ;<br>RETLW k2 ;<br>RETLW kn ; End of table<br>Before Instruction<br>W = 0x07<br>After Instruction<br>W = value of k8 |  |  |  |  |  |
| RETURN           | Return from Subroutine                                                                                                                                                                                                    |  |  |  |  |  |
| Syntax:          | [label] RETURN                                                                                                                                                                                                            |  |  |  |  |  |
| Operands:        | None                                                                                                                                                                                                                      |  |  |  |  |  |
| Operation:       | $TOS \rightarrow PC$                                                                                                                                                                                                      |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                      |  |  |  |  |  |
| Encoding:        | 00 0000 0000 1000                                                                                                                                                                                                         |  |  |  |  |  |
| Description:     | Return from subroutine. The stack<br>is POPed and the top of the stack<br>(TOS) is loaded into the program<br>counter. This is a two-cycle<br>instruction.                                                                |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                         |  |  |  |  |  |
| Cycles:          | 2                                                                                                                                                                                                                         |  |  |  |  |  |
| Example          | RETURN                                                                                                                                                                                                                    |  |  |  |  |  |
|                  | After Interrupt<br>PC = TOS                                                                                                                                                                                               |  |  |  |  |  |

## 11.0 DEVELOPMENT SUPPORT

The PICmicro<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools:

- Integrated Development Environment
  - MPLAB® IDE Software
- Assemblers/Compilers/Linkers
  - MPASM<sup>™</sup> Assembler
  - MPLAB C17 and MPLAB C18 C Compilers
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB C30 C Compiler
  - MPLAB ASM30 Assembler/Linker/Library
- Simulators
  - MPLAB SIM Software Simulator
- MPLAB dsPIC30 Software Simulator
- Emulators
  - MPLAB ICE 2000 In-Circuit Emulator
  - MPLAB ICE 4000 In-Circuit Emulator
- In-Circuit Debugger
- MPLAB ICD 2
- Device Programmers
  - PRO MATE® II Universal Device Programmer
  - PICSTART<sup>®</sup> Plus Development Programmer
- Low Cost Demonstration Boards
  - PICDEM<sup>™</sup> 1 Demonstration Board
  - PICDEM.net<sup>™</sup> Demonstration Board
  - PICDEM 2 Plus Demonstration Board
  - PICDEM 3 Demonstration Board
  - PICDEM 4 Demonstration Board
  - PICDEM 17 Demonstration Board
  - PICDEM 18R Demonstration Board
  - PICDEM LIN Demonstration Board
  - PICDEM USB Demonstration Board
- Evaluation Kits
  - KEELOQ®
  - PICDEM MSC
  - microID®
  - CAN
  - PowerSmart®
  - Analog

## 11.1 MPLAB Integrated Development Environment Software

The MPLAB IDE software brings an ease of software development previously unseen in the 8/16-bit microcontroller market. The MPLAB IDE is a Windows<sup>®</sup> based application that contains:

- · An interface to debugging tools
  - simulator
  - programmer (sold separately)
  - emulator (sold separately)
  - in-circuit debugger (sold separately)
- · A full-featured editor with color coded context
- · A multiple project manager
- Customizable data windows with direct edit of contents
- · High level source code debugging
- Mouse over variable inspection
- Extensive on-line help
- The MPLAB IDE allows you to:
- Edit your source files (either assembly or C)
- One touch assemble (or compile) and download to PICmicro emulator and simulator tools (automatically updates all project information)
- Debug using:
  - source files (assembly or C)
  - absolute listing file (mixed assembly and C)
  - machine code

MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost effective simulators, through low cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increasing flexibility and power.

## 11.2 MPASM Assembler

The MPASM assembler is a full-featured, universal macro assembler for all PICmicro MCUs.

The MPASM assembler generates relocatable object files for the MPLINK object linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM assembler features include:

- Integration into MPLAB IDE projects
- · User defined macros to streamline assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

NOTES:

## 12.2 DC Characteristics: PIC16C62XA-04 (Commercial, Industrial, Extended) PIC16C62XA-20 (Commercial, Industrial, Extended) PIC16LC62XA-04 (Commercial, Industrial, Extended) (CONT.)

| PIC16C62XA<br>PIC16LC62XA |     |                                   | Oper<br>Stand<br>Oper | $ \begin{array}{ c c c c c } \hline \textbf{Standard Operating Conditions (unless otherwise stated)} \\ \hline \textbf{Operating temperature} & -40^{\circ}\text{C} & \leq \text{TA} \leq +85^{\circ}\text{C} \text{ for industrial and} \\ & 0^{\circ}\text{C} & \leq \text{TA} \leq +70^{\circ}\text{C} \text{ for commercial and} \\ & -40^{\circ}\text{C} & \leq \text{TA} \leq +125^{\circ}\text{C} \text{ for extended} \\ \hline \textbf{Standard Operating Conditions (unless otherwise stated)} \\ \hline \textbf{Operating temperature} & -40^{\circ}\text{C} & \leq \text{TA} \leq +85^{\circ}\text{C} \text{ for industrial and} \\ & 0^{\circ}\text{C} & \leq \text{TA} \leq +70^{\circ}\text{C} \text{ for commercial and} \\ & 0^{\circ}\text{C} & \leq \text{TA} \leq +70^{\circ}\text{C} \text{ for commercial and} \\ & -40^{\circ}\text{C} & \leq \text{TA} \leq +125^{\circ}\text{C} \text{ for extended} \\ \hline \end{array} $ |                         |                      |                                                                                                                                                                       |  |
|---------------------------|-----|-----------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Param.<br>No.             | Sym | Characteristic                    | Min                   | Тур†                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Мах                     | Units                | Conditions                                                                                                                                                            |  |
| D010                      | IDD | Supply Current <sup>(2, 4)</sup>  |                       | 1.2<br>0.4<br>1.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2.0<br>1.2<br>2.0       | mA<br>mA<br>mA       | Fosc = 4 MHz, VDD = 5.5V, WDT disabled,<br>XT mode, (Note 4)*<br>Fosc = 4 MHz, VDD = 3.0V, WDT disabled,<br>XT mode, (Note 4)*<br>Fosc = 10 MHz, VDD = 3.0V, WDT dis- |  |
|                           |     |                                   | _                     | 4.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 6.0<br>7.0              | mA                   | abled, HS mode, (Note 6)<br>Fosc = 20 MHz, VDD = 4.5V, WDT dis-<br>abled, HS mode<br>Fosc = 20 MHz, VDD = 5.5V, WDT dis-                                              |  |
|                           |     |                                   | _                     | 35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 70                      | μA                   | abled*, HS mode<br>Fosc = 32 kHz, VDD = 3.0V, WDT dis-<br>abled, LP mode                                                                                              |  |
| D010                      | IDD | Supply Current <sup>(2)</sup>     | _                     | 1.2<br>—<br>35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2.0<br>1.1<br>70        | mA<br>mA<br>μA       | Fosc = 4 MHz, VDD = 5.5V, WDT disabled,<br>XT mode, (Note 4)*<br>Fosc = 4 MHz, VDD = 2.5V, WDT disabled,<br>XT mode, (Note 4)<br>Fosc = 32 kHz, VDD = 2.5V, WDT dis-  |  |
| D020                      | IPD | Power-down Current <sup>(3)</sup> |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2.2<br>5.0              | μΑ<br>μΑ<br>μΑ       | abled, LP mode<br>VDD = 3.0V<br>VDD = 4.5V*                                                                                                                           |  |
|                           |     |                                   |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 9.0<br>15               | μA<br>μA             | VDD = 5.5V<br>VDD = 5.5V Extended Temp.                                                                                                                               |  |
| D020                      | IPD | Power-down Current <sup>(3)</sup> |                       | <br> <br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2.0<br>2.2<br>9.0<br>15 | μΑ<br>μΑ<br>μΑ<br>μΑ | VDD = 2.5V<br>VDD = 3.0V*<br>VDD = 5.5V<br>VDD = 5.5V Extended Temp.                                                                                                  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD,

MCLR = VDD; WDT enabled/disabled as specified.

**3:** The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss.

4: For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ.

5: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

6: Commercial temperature range only.

## 12.8 Timing Parameter Symbology

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS

2. TppS

| 2. Tpp3 |                                               |     |              |  |  |  |
|---------|-----------------------------------------------|-----|--------------|--|--|--|
| т       |                                               |     |              |  |  |  |
| F       | Frequency                                     | Т   | Time         |  |  |  |
| Lowerca | Lowercase subscripts (pp) and their meanings: |     |              |  |  |  |
| рр      |                                               |     |              |  |  |  |
| ck      | CLKOUT                                        | osc | OSC1         |  |  |  |
| io      | I/O port                                      | t0  | ТОСКІ        |  |  |  |
| mc      | MCLR                                          |     |              |  |  |  |
| Upperca | Uppercase letters and their meanings:         |     |              |  |  |  |
| S       |                                               |     |              |  |  |  |
| F       | Fall                                          | Р   | Period       |  |  |  |
| Н       | High                                          | R   | Rise         |  |  |  |
| I       | Invalid (Hi-impedance)                        | V   | Valid        |  |  |  |
| L       | Low                                           | Z   | Hi-Impedance |  |  |  |

## FIGURE 12-11: LOAD CONDITIONS







## PIC16C62X









# PIC16C62X





## **ON-LINE SUPPORT**

Microchip provides on-line support on the Microchip World Wide Web site.

The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape<sup>®</sup> or Microsoft<sup>®</sup> Internet Explorer. Files are also available for FTP download from our FTP site.

## Connecting to the Microchip Internet Web Site

The Microchip web site is available at the following URL:

#### www.microchip.com

The file transfer site is available by using an FTP service to connect to:

#### ftp://ftp.microchip.com

The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is:

- Latest Microchip Press Releases
- Technical Support Section with Frequently Asked
   Questions
- Design Tips
- Device Errata
- Job Postings
- Microchip Consultant Program Member Listing
- Links to other useful web sites related to Microchip Products
- Conferences for products, Development Systems, technical information and more
- · Listing of seminars and events

# SYSTEMS INFORMATION AND UPGRADE HOT LINE

The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive the most current upgrade kits. The Hot Line Numbers are:

1-800-755-2345 for U.S. and most of Canada, and

1-480-792-7302 for the rest of the world.