



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | -                                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 13                                                                        |
| Program Memory Size        | 3.5KB (2K x 14)                                                           |
| Program Memory Type        | OTP                                                                       |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 128 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 6V                                                                   |
| Data Converters            | -                                                                         |
| Oscillator Type            | External                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Through Hole                                                              |
| Package / Case             | 18-DIP (0.300", 7.62mm)                                                   |
| Supplier Device Package    | 18-PDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c622-20i-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **EPROM-Based 8-Bit CMOS Microcontrollers**

#### Devices included in this data sheet:

Referred to collectively as PIC16C62X.

- PIC16C620 PIC16C620A
- PIC16C621 PIC16C621A
- PIC16C622 PIC16C622A
- PIC16CR620A

#### **High Performance RISC CPU:**

- Only 35 instructions to learn
- All single cycle instructions (200 ns), except for program branches which are two-cycle
- Operating speed:
  - DC 40 MHz clock input
  - DC 100 ns instruction cycle

| Device      | Program<br>Memory | Data<br>Memory |
|-------------|-------------------|----------------|
| PIC16C620   | 512               | 80             |
| PIC16C620A  | 512               | 96             |
| PIC16CR620A | 512               | 96             |
| PIC16C621   | 1K                | 80             |
| PIC16C621A  | 1K                | 96             |
| PIC16C622   | 2K                | 128            |
| PIC16C622A  | 2K                | 128            |

· Interrupt capability

- 16 special function hardware registers
- 8-level deep hardware stack
- Direct, Indirect and Relative addressing modes

# **Peripheral Features:**

- 13 I/O pins with individual direction control
- High current sink/source for direct LED drive
- Analog comparator module with:
- Two analog comparators
- Programmable on-chip voltage reference (VREF) module
- Programmable input multiplexing from device inputs and internal voltage reference
- Comparator outputs can be output signals
- Timer0: 8-bit timer/counter with 8-bit programmable prescaler

#### Pin Diagrams

#### PDIP, SOIC, Windowed CERDIP



#### **Special Microcontroller Features:**

- · Power-on Reset (POR)
- Power-up Timer (PWRT) and Oscillator Start-up Timer (OST)
- Brown-out Reset
- Watchdog Timer (WDT) with its own on-chip RC oscillator for reliable operation
- · Programmable code protection
- · Power saving SLEEP mode
- Selectable oscillator options
- Serial in-circuit programming (via two pins)
- Four user programmable ID locations

#### **CMOS Technology:**

- Low power, high speed CMOS EPROM technology
- Fully static design
- · Wide operating range
  - 2.5V to 5.5V
- Commercial, industrial and extended temperature range
- Low power consumption
  - < 2.0 mA @ 5.0V, 4.0 MHz
  - 15 μA typical @ 3.0V, 32 kHz
  - < 1.0 μA typical standby current @ 3.0V

# 1.0 GENERAL DESCRIPTION

The PIC16C62X devices are 18 and 20-Pin ROM/ EPROM-based members of the versatile PICmicro<sup>®</sup> family of low cost, high performance, CMOS, fullystatic, 8-bit microcontrollers.

All PICmicro microcontrollers employ an advanced RISC architecture. The PIC16C62X devices have enhanced core features, eight-level deep stack, and multiple internal and external interrupt sources. The separate instruction and data buses of the Harvard architecture allow a 14-bit wide instruction word with the separate 8-bit wide data. The two-stage instruction pipeline allows all instructions to execute in a single cycle, except for program branches (which require two cycles). A total of 35 instructions (reduced instruction set) are available. Additionally, a large register set gives some of the architectural innovations used to achieve a very high performance.

PIC16C62X microcontrollers typically achieve a 2:1 code compression and a 4:1 speed improvement over other 8-bit microcontrollers in their class.

The PIC16C620A, PIC16C621A and PIC16CR620A have 96 bytes of RAM. The PIC16C622(A) has 128 bytes of RAM. Each device has 13 I/O pins and an 8-bit timer/counter with an 8-bit programmable prescaler. In addition, the PIC16C62X adds two analog comparators with a programmable on-chip voltage reference module. The comparator module is ideally suited for applications requiring a low cost analog interface (e.g., battery chargers, threshold detectors, white goods controllers, etc).

PIC16C62X devices have special features to reduce external components, thus reducing system cost, enhancing system reliability and reducing power consumption. There are four oscillator options, of which the single pin RC oscillator provides a low cost solution, the LP oscillator minimizes power consumption, XT is a standard crystal, and the HS is for High Speed crystals. The SLEEP (Power-down) mode offers power savings. The user can wake-up the chip from SLEEP through several external and internal interrupts and RESET.

A highly reliable Watchdog Timer with its own on-chip RC oscillator provides protection against software lock- up.

A UV-erasable CERDIP-packaged version is ideal for code development while the cost effective One-Time-Programmable (OTP) version is suitable for production in any volume.

Table 1-1 shows the features of the PIC16C62X midrange microcontroller families.

A simplified block diagram of the PIC16C62X is shown in Figure 3-1.

The PIC16C62X series fits perfectly in applications ranging from battery chargers to low power remote sensors. The EPROM technology makes

customization of application programs (detection levels, pulse generation, timers, etc.) extremely fast and convenient. The small footprint packages make this microcontroller series perfect for all applications with space limitations. Low cost, low power, high performance, ease of use and I/O flexibility make the PIC16C62X very versatile.

# 1.1 Family and Upward Compatibility

Those users familiar with the PIC16C5X family of microcontrollers will realize that this is an enhanced version of the PIC16C5X architecture. Please refer to Appendix A for a detailed list of enhancements. Code written for the PIC16C5X can be easily ported to PIC16C62X family of devices (Appendix B). The PIC16C62X family fills the niche for users wanting to migrate up from the PIC16C5X family and not needing various peripheral features of other members of the PIC16XX mid-range microcontroller family.

# 1.2 Development Support

The PIC16C62X family is supported by a full-featured macro assembler, a software simulator, an in-circuit emulator, a low cost development programmer and a full-featured programmer. Third Party "C" compilers are also available.

|             |                                         | PIC16C620 <sup>(3)</sup>            | PIC16C620A <sup>(1)(4)</sup>        | PIC16CR620A <sup>(2)</sup>          | PIC16C621 <sup>(3)</sup>            | PIC16C621A <sup>(1)(4)</sup>        | PIC16C622 <sup>(3)</sup>            | PIC16C622A <sup>(1)(4)</sup>        |
|-------------|-----------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| Clock       | Maximum Frequency<br>of Operation (MHz) | 20                                  | 40                                  | 20                                  | 20                                  | 40                                  | 20                                  | 40                                  |
| Memory      | EPROM Program<br>Memory<br>(x14 words)  | 512                                 | 512                                 | 512                                 | 1K                                  | 1K                                  | 2K                                  | 2K                                  |
|             | Data Memory (bytes)                     | 80                                  | 96                                  | 96                                  | 80                                  | 96                                  | 128                                 | 128                                 |
| Peripherals | Timer Module(s)                         | TMR0                                | TMR0                                | TMRO                                | TMR0                                | TMR0                                | TMR0                                | TMR0                                |
|             | Comparators(s)                          | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   |
|             | Internal Reference<br>Voltage           | Yes                                 |
| Features    | Interrupt Sources                       | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   |
|             | I/O Pins                                | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  |
|             | Voltage Range (Volts)                   | 2.5-6.0                             | 2.7-5.5                             | 2.5-5.5                             | 2.5-6.0                             | 2.7-5.5                             | 2.5-6.0                             | 2.7-5.5                             |
|             | Brown-out Reset                         | Yes                                 |
|             | Packages                                | 18-pin DIP,<br>SOIC;<br>20-pin SSOP |

# TABLE 1-1: PIC16C62X FAMILY OF DEVICES

All PICmicro<sup>®</sup> Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C62X Family devices use serial programming with clock pin RB6 and data pin RB7.

**Note 1:** If you change from this device to another device, please verify oscillator characteristics in your application.

2: For ROM parts, operation from 2.0V - 2.5V will require the PIC16LCR62XA parts.

**3:** For OTP parts, operation from 2.5V - 3.0V will require the PIC16LC62X part.

4: For OTP parts, operation from 2.7V - 3.0V will require the PIC16LC62XA part.

# 2.0 PIC16C62X DEVICE VARIETIES

A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in the PIC16C62X Product Identification System section at the end of this data sheet. When placing orders, please use this page of the data sheet to specify the correct part number.

# 2.1 UV Erasable Devices

The UV erasable version, offered in CERDIP package, is optimal for prototype development and pilot programs. This version can be erased and reprogrammed to any of the Oscillator modes.

Microchip's PICSTART<sup>®</sup> and PRO MATE<sup>®</sup> programmers both support programming of the PIC16C62X.

Note: Microchip does not recommend code protecting windowed devices.

### 2.2 One-Time-Programmable (OTP) Devices

The availability of OTP devices is especially useful for customers who need the flexibility for frequent code updates and small volume applications. In addition to the program memory, the configuration bits must also be programmed.

# 2.3 Quick-Turnaround-Production (QTP) Devices

Microchip offers a QTP programming service for factory production orders. This service is made available for users who chose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices, but with all EPROM locations and configuration options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your Microchip Technology sales office for more details.

# 2.4 Serialized Quick-Turnaround-Production<sup>sm</sup> (SQTP<sup>sm</sup>) Devices

Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number, which can serve as an entry-code, password or ID number.

#### 4.2.2.3 INTCON Register

The INTCON register is a readable and writable register, which contains the various enable and flag bits for all interrupt sources except the comparator module. See Section 4.2.2.4 and Section 4.2.2.5 for a description of the comparator enable and flag bits.

**Note:** Interrupt flag bits get set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>).

|        | R/W-0                      | R/W-0                                      | R/W-0                         | R/W-0                  | R/W-0          | R/W-0         | R/W-0        | R/W-x |  |  |  |  |
|--------|----------------------------|--------------------------------------------|-------------------------------|------------------------|----------------|---------------|--------------|-------|--|--|--|--|
|        | GIE                        | PEIE                                       | T0IE                          | INTE                   | RBIE           | T0IF          | INTF         | RBIF  |  |  |  |  |
|        | bit 7                      |                                            |                               | <u>.</u>               |                | <u>.</u>      |              | bit 0 |  |  |  |  |
|        |                            |                                            |                               |                        |                |               |              |       |  |  |  |  |
| bit 7  | GIE: Globa                 | I Interrupt E                              | nable bit                     |                        |                |               |              |       |  |  |  |  |
|        | 1 = Enables                | s all un-mas                               | sked interrup                 | ots                    |                |               |              |       |  |  |  |  |
| 1.11.0 |                            | s all interru                              | pts                           |                        |                |               |              |       |  |  |  |  |
| 0 110  | PEIE: Perip                |                                            | upt Enable i                  | DIT<br>                | -              |               |              |       |  |  |  |  |
|        | 1 = Enables<br>0 = Disable | s all un-mas                               | sked periphe<br>eral interrun | eral interrupt         | S              |               |              |       |  |  |  |  |
| bit 5  |                            | 0 Overflow                                 | Interrunt En                  | able bit               |                |               |              |       |  |  |  |  |
| bit o  | 1 = Enables                | s the TMR0                                 | interrupt                     |                        |                |               |              |       |  |  |  |  |
|        | 0 = Disable                | s the TMR                                  | ) interrupt                   |                        |                |               |              |       |  |  |  |  |
| bit 4  | INTE: RB0/                 | INT Externa                                | al Interrupt E                | Enable bit             |                |               |              |       |  |  |  |  |
|        | 1 = Enables                | 1 = Enables the RB0/INT external interrupt |                               |                        |                |               |              |       |  |  |  |  |
|        | 0 = Disable                | s the RB0/I                                | NT external                   | interrupt              |                |               |              |       |  |  |  |  |
| bit 3  | RBIE: RB F                 | ort Change                                 | Interrupt E                   | nable bit              |                |               |              |       |  |  |  |  |
|        | 1 = Enables                | s the RB po                                | rt change in                  | iterrupt               |                |               |              |       |  |  |  |  |
| L:4 0  |                            |                                            | oft change in                 | iterrupi               |                |               |              |       |  |  |  |  |
| DIL ∠  |                            | J OVernow i                                |                               | g Dit                  | - ared in coff | +             |              |       |  |  |  |  |
|        | 1 = TMR0 r<br>0 = TMR0 r   | register did                               | not overflow                  | (ที่มีประ มีฮ มีฮ<br>/ | aleu ili son   | ware          |              |       |  |  |  |  |
| bit 1  | INTF: RB0/                 | INT Externa                                | al Interrupt F                | -lag bit               |                |               |              |       |  |  |  |  |
|        | 1 = The RB                 | 30/INT exter                               | nal interrup                  | t occurred (n          | nust be clea   | ared in softw | are)         |       |  |  |  |  |
|        | 0 = The RB                 | 30/INT exter                               | nal interrupt                 | t did not occ          | ur             |               |              |       |  |  |  |  |
| bit 0  | <b>RBIF</b> : RB F         | ort Change                                 | Interrupt Fl                  | lag bit                |                |               |              |       |  |  |  |  |
|        | 1 = When a                 | at least one                               | of the RB<7                   | ':4> pins cha          | anged state    | (must be cle  | ared in soft | ware) |  |  |  |  |
|        | 0 = None o                 | f the RB<1                                 | 4> pins nave                  | e changea s            | tate           |               |              |       |  |  |  |  |
|        | Larandi                    |                                            |                               |                        |                |               |              |       |  |  |  |  |
|        | Legend:                    |                                            |                               |                        |                |               |              |       |  |  |  |  |

| REGISTER 4-3: | INTCON REGISTER (ADDRESS 0BH OR 8BH) |  |
|---------------|--------------------------------------|--|
|               |                                      |  |

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

#### 4.2.2.4 PIE1 Register

This register contains the individual enable bit for the comparator interrupt.

| REGISTER 4-4: | PIE1 REGISTER (ADDRESS 8CH)                                                                             |              |               |             |          |           |                |       |  |  |
|---------------|---------------------------------------------------------------------------------------------------------|--------------|---------------|-------------|----------|-----------|----------------|-------|--|--|
|               | U-0                                                                                                     | R/W-0        | U-0           | U-0         | U-0      | U-0       | U-0            | U-0   |  |  |
|               |                                                                                                         | CMIE         | —             | _           | —        | _         |                |       |  |  |
|               | bit 7                                                                                                   |              |               |             |          |           |                | bit 0 |  |  |
|               |                                                                                                         |              |               |             |          |           |                |       |  |  |
| bit 7         | Unimplemented: Read as '0'                                                                              |              |               |             |          |           |                |       |  |  |
| bit 6         | CMIE: Com                                                                                               | parator Inte | errupt Enable | e bit       |          |           |                |       |  |  |
|               | <ul> <li>1 = Enables the Comparator interrupt</li> <li>0 = Disables the Comparator interrupt</li> </ul> |              |               |             |          |           |                |       |  |  |
| bit 5-0       | Unimpleme                                                                                               | nted: Read   | d as '0'      |             |          |           |                |       |  |  |
|               |                                                                                                         |              |               |             |          |           |                |       |  |  |
|               | Legend:                                                                                                 |              |               |             |          |           |                |       |  |  |
|               | R = Readab                                                                                              | le bit       | W = W         | ritable bit | U = Unim | plemented | bit, read as ' | 0'    |  |  |
|               | - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknow                              |              |               |             |          |           |                |       |  |  |

# 4.2.2.5 PIR1 Register

This register contains the individual flag bit for the comparator interrupt.

| Note: | Interrupt flag bits get set when an interrupt   |  |  |  |  |  |  |
|-------|-------------------------------------------------|--|--|--|--|--|--|
|       | condition occurs, regardless of the state of    |  |  |  |  |  |  |
|       | its corresponding enable bit or the global      |  |  |  |  |  |  |
|       | enable bit, GIE (INTCON<7>). User               |  |  |  |  |  |  |
|       | software should ensure the appropriate          |  |  |  |  |  |  |
|       | interrupt flag bits are clear prior to enabling |  |  |  |  |  |  |
|       | an interrupt.                                   |  |  |  |  |  |  |

# REGISTER 4-5: PIR1 REGISTER (ADDRESS 0CH)

| _I\ <del>4</del> -J. | FINTNEO                                                                     |                                                                          |               | 511) |     |     |     |       |  |  |  |  |
|----------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------|------|-----|-----|-----|-------|--|--|--|--|
|                      | U-0                                                                         | R/W-0                                                                    | U-0           | U-0  | U-0 | U-0 | U-0 | U-0   |  |  |  |  |
|                      | —                                                                           | CMIF                                                                     |               | _    | —   | _   | —   | _     |  |  |  |  |
|                      | bit 7                                                                       |                                                                          |               |      |     |     |     | bit 0 |  |  |  |  |
|                      |                                                                             |                                                                          |               |      |     |     |     |       |  |  |  |  |
| bit 7                | Unimplem                                                                    | Unimplemented: Read as '0'                                               |               |      |     |     |     |       |  |  |  |  |
| bit 6                | CMIF: Com                                                                   | nparator Inte                                                            | errupt Flag b | it   |     |     |     |       |  |  |  |  |
|                      | 1 = Comparator input has changed                                            |                                                                          |               |      |     |     |     |       |  |  |  |  |
|                      | 0 = Comparator input has not changed                                        |                                                                          |               |      |     |     |     |       |  |  |  |  |
| bit 5-0              | Unimplem                                                                    | ented: Rea                                                               | d as '0'      |      |     |     |     |       |  |  |  |  |
|                      |                                                                             |                                                                          |               |      |     |     |     |       |  |  |  |  |
|                      | Legend:                                                                     |                                                                          |               |      |     |     |     |       |  |  |  |  |
|                      | R = Reada                                                                   | R = Readable bit $W$ = Writable bit $U$ = Unimplemented bit, read as '0' |               |      |     |     |     |       |  |  |  |  |
|                      | - n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |                                                                          |               |      |     |     |     |       |  |  |  |  |

### 4.4 Indirect Addressing, INDF and FSR Registers

The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing.

Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses data pointed to by the File Select Register (FSR). Reading INDF itself indirectly will produce 00h. Writing to the INDF register indirectly results in a no-operation (although STATUS bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 4-9. However, IRP is not used in the PIC16C62X.

A simple program to clear RAM location 20h-7Fh using indirect addressing is shown in Example 4-1.

| EXAN  | IPLE 4- | 1: INI | DIRECT ADDRESSING    |
|-------|---------|--------|----------------------|
|       | movlw   | 0x20   | ;initialize pointer  |
|       | movwf   | FSR    | ;to RAM              |
| NEXT  | clrf    | INDF   | clear INDF register; |
|       | incf    | FSR    | ;inc pointer         |
|       | btfss   | FSR,7  | ;all done?           |
|       | goto    | NEXT   | ;no clear next       |
|       |         |        | ;yes continue        |
| CONTI | NUE:    |        |                      |
|       |         |        |                      |

# FIGURE 4-9: DIRECT/INDIRECT ADDRESSING PIC16C62X



#### TABLE 5-1:PORTA FUNCTIONS

| Name         | Bit # | Buffer<br>Type | Function                                                                                          |  |  |  |
|--------------|-------|----------------|---------------------------------------------------------------------------------------------------|--|--|--|
| RA0/AN0      | bit0  | ST             | Input/output or comparator input                                                                  |  |  |  |
| RA1/AN1      | bit1  | ST             | Input/output or comparator input                                                                  |  |  |  |
| RA2/AN2/VREF | bit2  | ST             | Input/output or comparator input or VREF output                                                   |  |  |  |
| RA3/AN3      | bit3  | ST             | Input/output or comparator input/output                                                           |  |  |  |
| RA4/T0CKI    | bit4  | ST             | Input/output or external clock input for TMR0 or comparator output.<br>Output is open drain type. |  |  |  |

Legend: ST = Schmitt Trigger input

# TABLE 5-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4      | Bit 3      | Bit 2      | Bit 1      | Bit 0      | Value on<br>POR | Value on<br>All Other<br>RESETS |
|---------|-------|-------|-------|-------|------------|------------|------------|------------|------------|-----------------|---------------------------------|
| 05h     | PORTA |       | _     |       | RA4        | RA3        | RA2        | RA1        | RA0        | x 0000          | u 0000                          |
| 85h     | TRISA | _     | _     | _     | TRISA<br>4 | TRISA<br>3 | TRISA<br>2 | TRISA<br>1 | TRISA<br>0 | 1 1111          | 1 1111                          |
| 1Fh     | CMCON | C2OUT | C1OUT | _     | _          | CIS        | CM2        | CM1        | CM0        | 00 0000         | 00 0000                         |
| 9Fh     | VRCON | VREN  | VROE  | VRR   | _          | VR3        | VR2        | VR1        | VR0        | 000- 0000       | 000- 0000                       |

Legend: — = Unimplemented locations, read as '0', u = unchanged, x = unknown

Note: Shaded bits are not used by PORTA.

#### 9.2.3 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT

Either a prepackaged oscillator can be used or a simple oscillator circuit with TTL gates can be built. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used; one with series resonance or one with parallel resonance.

Figure 9-3 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180° phase shift that a parallel oscillator requires. The 4.7 k $\Omega$  resistor provides the negative feedback for stability. The 10 k $\Omega$  potentiometers bias the 74AS04 in the linear region. This could be used for external oscillator designs.

#### FIGURE 9-3: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT



Figure 9-4 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a  $180^{\circ}$  phase shift in a series resonant oscillator circuit. The 330 k $\Omega$  resistors provide the negative feedback to bias the inverters in their linear region.

#### FIGURE 9-4: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT



# 9.2.4 RC OSCILLATOR

For timing insensitive applications the "RC" device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 9-5 shows how the R/C combination is connected to the PIC16C62X. For REXT values below 2.2 k $\Omega$ , the oscillator operation may become unstable or stop completely. For very high REXT values (e.g., 1 M $\Omega$ ), the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend to keep REXT between 3 k $\Omega$  and 100 k $\Omega$ .

Although the oscillator will operate with no external capacitor (CEXT = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

See Section 13.0 for RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more).

See Section 13.0 for variation of oscillator frequency due to VDD for given REXT/CEXT values, as well as frequency variation due to operating temperature for given R, C and VDD values.

The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic (Figure 3-2 for waveform).

# FIGURE 9-5: RC OSCILLATOR MODE



# 9.4 Power-on Reset (POR), Power-up Timer (PWRT), Oscillator Start-up Timer (OST) and Brown-out Reset (BOR)

#### 9.4.1 POWER-ON RESET (POR)

The on-chip POR circuit holds the chip in RESET until VDD has reached a high enough level for proper operation. To take advantage of the POR, just tie the MCLR pin through a resistor to VDD. This will eliminate external RC components usually needed to create Power-on Reset. A maximum rise time for VDD is required. See Electrical Specifications for details.

The POR circuit does not produce an internal RESET when VDD declines.

When the device starts normal operation (exits the RESET condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in RESET until the operating conditions are met.

For additional information, refer to Application Note AN607, "Power-up Trouble Shooting".

#### 9.4.2 POWER-UP TIMER (PWRT)

The Power-up Timer provides a fixed 72 ms (nominal) time-out on power-up only, from POR or Brown-out Reset. The Power-up Timer operates on an internal RC oscillator. The chip is kept in RESET as long as PWRT is active. The PWRT delay allows the VDD to rise to an acceptable level. A configuration bit, PWRTE can disable (if set) or enable (if cleared or programmed) the Power-up Timer. The Power-up Timer should always be enabled when Brown-out Reset is enabled.

The Power-up Time delay will vary from chip-to-chip and due to VDD, temperature and process variation. See DC parameters for details.

#### 9.4.3 OSCILLATOR START-UP TIMER (OST)

The Oscillator Start-Up Timer (OST) provides a 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over. This ensures that the crystal oscillator or resonator has started and stabilized.

The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or wake-up from SLEEP.

#### 9.4.4 BROWN-OUT RESET (BOR)

The PIC16C62X members have on-chip Brown-out Reset circuitry. A configuration bit, BODEN, can disable (if clear/programmed) or enable (if set) the Brown-out Reset circuitry. If VDD falls below 4.0V refer to VBOR parameter D005 (VBOR) for greater than parameter (TBOR) in Table 12-5. The brown-out situation will RESET the chip. A RESET won't occur if VDD falls below 4.0V for less than parameter (TBOR).

On any RESET (Power-on, Brown-out, Watchdog, etc.) the chip will remain in RESET until VDD rises above BVDD. The Power-up Timer will now be invoked and will keep the chip in RESET an additional 72 ms.

If VDD drops below BVDD while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be re-initialized. Once VDD rises above BVDD, the Power-Up Timer will execute a 72 ms RESET. The Power-up Timer should always be enabled when Brown-out Reset is enabled. Figure 9-7 shows typical Brown-out situations.



#### FIGURE 9-7: BROWN-OUT SITUATIONS



FIGURE 9-9: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2



FIGURE 9-10: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD)



#### **FIGURE 9-11: EXTERNAL POWER-ON RESET CIRCUIT (FOR** SLOW VDD POWER-UP) Vdd Vdd D R R1 MCLR PIC16C62X С Note 1: External Power-on Reset circuit is required only if VDD power-up slope is too slow. The diode D helps discharge the capacitor quickly when VDD powers down. **2:** < 40 k $\Omega$ is recommended to make sure that voltage drop across R does not violate the device's electrical specification. **3:** R1 = $100\Omega$ to 1 k $\Omega$ will limit any current flowing into MCLR from external capacitor C in the event of MCLR/VPP pin

breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS).

# FIGURE 9-12: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 1



- Note 1: This circuit will activate RESET when VDD goes below (Vz + 0.7V) where Vz = Zener voltage.
  - **2:** Internal Brown-out Reset circuitry should be disabled when using this circuit.

#### FIGURE 9-13: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2



**3:** Resistors should be adjusted for the characteristics of the transistor.

#### FIGURE 9-14: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 3



This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. The MCP8XX and MCP1XX families of supervisors provide push-pull and open collector outputs with both high and low active RESET pins. There are 7 different trip point selections to accommodate 5V and 3V systems.

| DECFSZ           | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] DECFSZ f,d                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |
| Operation:       | (f) - 1 $\rightarrow$ (dest); skip if result = 0                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| Encoding:        | 00 1011 dfff ffff                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| Description:     | The contents of register 'f' are decremented. If 'd' is 0, the result is placed in the W register. If 'd' is 1, the result is placed back in register 'f'.<br>If the result is 0, the next instruction, which is already fetched, is discarded. A NOP is executed instead making it a two-cycle instruction. |  |  |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| Cycles:          | 1(2)                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| Example          | HERE DECFSZ CNT, 1<br>GOTO LOOP<br>CONTINUE •<br>•<br>•                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
|                  | After Instruction<br>CNT = CNT - 1<br>if CNT = 0,<br>PC = address CONTINUE<br>if CNT ≠ 0,<br>PC = address HERE+1                                                                                                                                                                                             |  |  |  |  |  |  |  |  |
| GOTO             | Unconditional Branch                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| Syntax:          | [ <i>label</i> ] GOTO k                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| Operation:       | k → PC<10:0><br>PCLATH<4:3> → PC<12:11>                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |
| Encoding:        | 10 1kkk kkkk kkkk                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| Description:     | GOTO is an unconditional branch.<br>The eleven bit immediate value is<br>loaded into PC bits <10:0>. The<br>upper bits of PC are loaded from<br>PCLATH<4:3>. GOTO is a two-<br>cycle instruction.                                                                                                            |  |  |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| Cycles:          | 2                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |
| Example          | GOTO THERE                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |
|                  | After Instruction<br>PC = Address THERE                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |

| INCF             | Increment f                                                                                                                        |   |  |  |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|--|--|--|
| Syntax:          | [label] INCF f,d                                                                                                                   |   |  |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                  |   |  |  |  |  |  |  |  |
| Operation:       | (f) + 1 $\rightarrow$ (dest)                                                                                                       |   |  |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                  |   |  |  |  |  |  |  |  |
| Encoding:        | 00 1010 dfff fff                                                                                                                   | f |  |  |  |  |  |  |  |
| Description:     | incremented. If 'd' is 0, the result<br>is placed in the W register. If 'd' is<br>1, the result is placed back in<br>register 'f'. |   |  |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                  |   |  |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                  |   |  |  |  |  |  |  |  |
| Example          | INCF CNT, 1                                                                                                                        |   |  |  |  |  |  |  |  |
|                  | Before Instruction<br>CNT = 0xFF<br>Z = 0<br>After Instruction<br>CNT = 0x00<br>Z = 1                                              |   |  |  |  |  |  |  |  |

# 12.2 DC Characteristics: PIC16C62XA-04 (Commercial, Industrial, Extended) PIC16C62XA-20 (Commercial, Industrial, Extended) PIC16LC62XA-04 (Commercial, Industrial, Extended) (CONT.)

| PIC16C        | 62XA | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C$ $\leq TA \leq +85^{\circ}C$ for industrial and $0^{\circ}C$ $\leq TA \leq +70^{\circ}C$ for commercial and $-40^{\circ}C$ $\leq TA \leq +125^{\circ}C$ for extended |                |                                                      |                         |                      |                                                                                                                                   |  |  |  |
|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------|-------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PIC16LC62XA   |      |                                                                                                                                                                                                                                                                 | Stand<br>Oper  | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                         |                      |                                                                                                                                   |  |  |  |
| Param.<br>No. | Sym  | Characteristic                                                                                                                                                                                                                                                  | Min            | Тур†                                                 | Max                     | Units                | Conditions                                                                                                                        |  |  |  |
| D010          | IDD  | Supply Current <sup>(2, 4)</sup>                                                                                                                                                                                                                                | _              | 1.2<br>0.4                                           | 2.0<br>1.2              | mA<br>mA             | Fosc = 4 MHz, VDD = 5.5V, WDT disabled,<br>XT mode, (Note 4)*<br>Fosc = 4 MHz, VDD = 3.0V, WDT disabled,<br>XT mode (Note 4)*     |  |  |  |
|               |      |                                                                                                                                                                                                                                                                 |                | 1.0<br>4.0                                           | 2.0<br>6.0              | mA<br>mA             | Fosc = 10 MHz, VDD = 3.0V, WDT dis-<br>abled, HS mode, (Note 6)<br>Fosc = 20 MHz, VDD = 4.5V, WDT dis-                            |  |  |  |
|               |      |                                                                                                                                                                                                                                                                 | -              | 4.0<br>35                                            | 7.0<br>70               | mA<br>μA             | abled, HS mode<br>Fosc = 20 MHz, VDD = 5.5V, WDT dis-<br>abled*, HS mode<br>Fosc = 32 kHz, VDD = 3.0V, WDT dis-<br>abled. LP mode |  |  |  |
| D010          | IDD  | Supply Current <sup>(2)</sup>                                                                                                                                                                                                                                   | _              | 1.2                                                  | 2.0<br>1.1              | mA<br>mA             | Fosc = 4 MHz, VDD = 5.5V, WDT disabled,<br>XT mode, (Note 4)*<br>Fosc = 4 MHz, VDD = 2.5V, WDT disabled,<br>XT mode, (Note 4)     |  |  |  |
|               |      |                                                                                                                                                                                                                                                                 | _              | 35                                                   | 70                      | μA                   | Fosc = 32 kHz, VDD = 2.5V, WDT dis-<br>abled, LP mode                                                                             |  |  |  |
| D020          | IPD  | Power-down Current <sup>(3)</sup>                                                                                                                                                                                                                               | <br> <br>      |                                                      | 2.2<br>5.0<br>9.0<br>15 | μΑ<br>μΑ<br>μΑ<br>μΑ | VDD = 3.0V<br>VDD = 4.5V*<br>VDD = 5.5V<br>VDD = 5.5V<br>VDD = 5.5V Extended Temp.                                                |  |  |  |
| D020          | IPD  | Power-down Current <sup>(3)</sup>                                                                                                                                                                                                                               | <br> <br> <br> | <br>                                                 | 2.0<br>2.2<br>9.0<br>15 | μΑ<br>μΑ<br>μΑ<br>μΑ | VDD = 2.5V<br>VDD = 3.0V*<br>VDD = 5.5V<br>VDD = 5.5V Extended Temp.                                                              |  |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD,

MCLR = VDD; WDT enabled/disabled as specified.

**3:** The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss.

4: For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ.

5: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

6: Commercial temperature range only.

|                |       |                |       | Standard Operating Conditions (unless otherwise stated) |                          |          |        |                                           |  |
|----------------|-------|----------------|-------|---------------------------------------------------------|--------------------------|----------|--------|-------------------------------------------|--|
| PIC16CR62XA-04 |       |                |       | ating te                                                | empera                   | ature -  | 40°C   | $\leq$ TA $\leq$ +85°C for industrial and |  |
| PIC16CR62      | 2XA-2 | 0              |       |                                                         |                          |          | 0°C    | $\leq$ TA $\leq$ +70°C for commercial and |  |
|                |       |                |       |                                                         |                          | -4       | 40°C   | $\leq$ TA $\leq$ +125°C for extended      |  |
|                |       |                | Stand | dard O                                                  | perati                   | ng Cor   | nditio | ns (unless otherwise stated)              |  |
|                |       |                | Opera | ating te                                                | empera                   | ature -4 | 40°C   | $\leq$ TA $\leq$ +85°C for industrial and |  |
| FICTULCIN      |       | 04             |       |                                                         |                          |          | 0°C    | $\leq$ TA $\leq$ +70°C for commercial and |  |
|                |       |                |       |                                                         |                          |          | 40°C   | $\leq$ TA $\leq$ +125°C for extended      |  |
| Param. Sy      | ym    | Characteristic | Min   | Typ†                                                    | yp† Max Units Conditions |          |        |                                           |  |
| No.            |       |                |       |                                                         |                          |          |        |                                           |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD,

MCLR = VDD; WDT enabled/disabled as specified.

**3:** The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss.

4: For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in k $\Omega$ .

5: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

**6:** Commercial temperature range only.

# 12.5 DC CHARACTERISTICS: PIC16C620A/C621A/C622A-40<sup>(7)</sup> (Commercial) PIC16CR620A-40<sup>(7)</sup> (Commercial)

| DC CHARACTERISTICS |                                   |                                                          | Sta<br>Ope | n <b>dard</b><br>erating | <b>Oper</b> ation | <b>ating (</b><br>erature | Conditions (unless otherwise stated) $e$ 0°C $\leq$ TA $\leq$ +70°C for commercial |
|--------------------|-----------------------------------|----------------------------------------------------------|------------|--------------------------|-------------------|---------------------------|------------------------------------------------------------------------------------|
| Param<br>No.       | Sym                               | Characteristic                                           | Min        | n Typ† Max Units         |                   | Units                     | Conditions                                                                         |
| D001               | Vdd                               | Supply Voltage                                           | 3.0        |                          | 5.5               | V                         | Fosc = DC to 20 MHz                                                                |
| D002               | Vdr                               | RAM Data Retention Voltage <sup>(1)</sup>                | _          | 1.5*                     | _                 | V                         | Device in SLEEP mode                                                               |
| D003               | VPOR                              | VDD start voltage to ensure<br>Power-on Reset            | _          | Vss                      |                   | V                         | See section on Power-on Reset for details                                          |
| D004               | SVDD                              | VDD rise rate to ensure Power-on<br>Reset                | 0.05<br>*  |                          |                   | V/ms                      | See section on Power-on Reset for details                                          |
| D005               | VBOR                              | Brown-out Detect Voltage                                 | 3.65       | 4.0                      | 4.35              | V                         | BOREN configuration bit is cleared                                                 |
| D010               | IDD                               | Supply Current <sup>(2,4)</sup>                          |            | 1.2                      | 2.0               | mA                        | Fosc = 4 MHz, VDD = 5.5V, WDT disabled,<br>XT Osc mode, (Note 4)*                  |
|                    |                                   |                                                          | —          | 0.4                      | 1.2               | mA                        | Fosc = 4 MHz, VDD = 3.0V, WDT disabled,<br>XT Osc mode. (Note 4)                   |
|                    |                                   |                                                          | —          | 1.0                      | 2.0               | mA                        | Fosc = 10 MHz, VDD = 3.0V, WDT disabled,<br>HS Osc mode. ( <b>Note 6</b> )         |
|                    |                                   |                                                          | —          | 4.0                      | 6.0               | mA                        | Fosc = 20 MHz, VDD = 4.5V, WDT disabled,                                           |
|                    |                                   |                                                          | —          | 4.0                      | 7.0               | mA                        | Fosc = 20 MHz, VDD = 5.5V, WDT disabled*,                                          |
|                    |                                   |                                                          | —          | 35                       | 70                | μA                        | Fosc = 32 kHz, VDD = 3.0V, WDT disabled,<br>LP Osc mode                            |
| D020               | IPD                               | Power Down Current <sup>(3)</sup>                        |            | _                        | 2.2               | μA                        | VDD = 3.0V                                                                         |
|                    |                                   |                                                          | —          | —                        | 5.0               | μA                        | $VDD = 4.5V^*$                                                                     |
|                    |                                   |                                                          | —          | —                        | 9.0               | μA                        | VDD = 5.5V                                                                         |
| D000               | ALMOT                             | WDT Current(5)                                           | _          | _                        | 10                | μΑ                        |                                                                                    |
| 0022               |                                   | WDT Current <sup>(*)</sup>                               | _          | 6.0                      | 10                | μΑ                        | VDD - 4.0V<br>(125°C)                                                              |
| D022A              | AIBOR                             | Brown-out Reset Current <sup>(5)</sup>                   | _          | 75                       | 125               | μA                        | BOD enabled, VDD = 5.0V                                                            |
| D023               |                                   | Comparator Current for each<br>Comparator <sup>(5)</sup> | —          | 30                       | 60                | μA                        | $V_{DD} = 4.0V$                                                                    |
| D023A              | $\Delta$ IVREF                    | VREF Current <sup>(5)</sup>                              | —          | 80                       | 135               | μA                        | VDD = 4.0V                                                                         |
|                    | $\Delta IEE$ Write                | Operating Current                                        | —          |                          | 3                 | mA                        | Vcc = 5.5V, SCL = 400 kHz                                                          |
|                    | $\Delta \text{IEE} \ \text{Read}$ | Operating Current                                        | —          |                          | 1                 | mA                        |                                                                                    |
|                    | $\Delta IEE$                      | Standby Current                                          | —          |                          | 30                | μA                        | Vcc = 3.0V, EE VDD = Vcc                                                           |
|                    |                                   | Standby Current                                          | —          |                          | 100               | μA                        | VCC = 3.0V, EE VDD = VCC                                                           |
| 1A                 | Fosc                              | LP Oscillator Operating Frequency                        | 0          | —                        | 200               | kHz                       | All temperatures                                                                   |
|                    |                                   | XT Oscillator Operating Frequency                        | 0          |                          | 4                 | MH7                       | All temperatures                                                                   |
|                    |                                   | HS Oscillator Operating Frequency                        | 0          | _                        | 20                | MHz                       | All temperatures                                                                   |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD, MCLR = VDD; WDT enabled/disabled as specified.
3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP

mode, with all I/O pins in hi-impedance state and tied to VDD or VSS.
For RC OSC configuration, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/ 2REXT (mA) with REXT in kΩ.

5: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

6: Commercial temperature range only.

7: See Section 12.1 and Section 12.3 for 16C62X and 16CR62X devices for operation between 20 MHz and 40 MHz for valid modified characteristics.

# 12.8 Timing Parameter Symbology

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS

2. TppS

| F F F   |                                         |     |              |
|---------|-----------------------------------------|-----|--------------|
| т       |                                         |     |              |
| F       | Frequency                               | Т   | Time         |
| Lowerca | ase subscripts (pp) and their meanings: |     |              |
| рр      |                                         |     |              |
| ck      | CLKOUT                                  | osc | OSC1         |
| io      | I/O port                                | tO  | ТОСКІ        |
| mc      | MCLR                                    |     |              |
| Upperca | ase letters and their meanings:         |     |              |
| S       |                                         |     |              |
| F       | Fall                                    | Р   | Period       |
| н       | High                                    | R   | Rise         |
| I       | Invalid (Hi-impedance)                  | V   | Valid        |
| L       | Low                                     | Z   | Hi-Impedance |

# FIGURE 12-11: LOAD CONDITIONS







# 14.0 PACKAGING INFORMATION

18-Lead Ceramic Dual In-line with Window (JW) – 300 mil (CERDIP)



|                            | Units  |      | INCHES* |      | MILLIMETERS |       |       |
|----------------------------|--------|------|---------|------|-------------|-------|-------|
| Dimension                  | Limits | MIN  | NOM     | MAX  | MIN         | NOM   | MAX   |
| Number of Pins             | n      |      | 18      |      |             | 18    |       |
| Pitch                      | р      |      | .100    |      |             | 2.54  |       |
| Top to Seating Plane       | А      | .170 | .183    | .195 | 4.32        | 4.64  | 4.95  |
| Ceramic Package Height     | A2     | .155 | .160    | .165 | 3.94        | 4.06  | 4.19  |
| Standoff                   | A1     | .015 | .023    | .030 | 0.38        | 0.57  | 0.76  |
| Shoulder to Shoulder Width | E      | .300 | .313    | .325 | 7.62        | 7.94  | 8.26  |
| Ceramic Pkg. Width         | E1     | .285 | .290    | .295 | 7.24        | 7.37  | 7.49  |
| Overall Length             | D      | .880 | .900    | .920 | 22.35       | 22.86 | 23.37 |
| Tip to Seating Plane       | L      | .125 | .138    | .150 | 3.18        | 3.49  | 3.81  |
| Lead Thickness             | С      | .008 | .010    | .012 | 0.20        | 0.25  | 0.30  |
| Upper Lead Width           | B1     | .050 | .055    | .060 | 1.27        | 1.40  | 1.52  |
| Lower Lead Width           | В      | .016 | .019    | .021 | 0.41        | 0.47  | 0.53  |
| Overall Row Spacing §      | eB     | .345 | .385    | .425 | 8.76        | 9.78  | 10.80 |
| Window Width               | W1     | .130 | .140    | .150 | 3.30        | 3.56  | 3.81  |
| Window Length              | W2     | .190 | .200    | .210 | 4.83        | 5.08  | 5.33  |

\* Controlling Parameter
 § Significant Characteristic
 JEDEC Equivalent: MO-036
 Drawing No. C04-010

18-Lead Plastic Dual In-line (P) – 300 mil (PDIP)



|                            | Units |      | INCHES* |      | MILLIMETERS |       |       |
|----------------------------|-------|------|---------|------|-------------|-------|-------|
| Dimension                  | MIN   | NOM  | MAX     | MIN  | NOM         | MAX   |       |
| Number of Pins             | n     |      | 18      |      |             | 18    |       |
| Pitch                      | р     |      | .100    |      |             | 2.54  |       |
| Top to Seating Plane       | Α     | .140 | .155    | .170 | 3.56        | 3.94  | 4.32  |
| Molded Package Thickness   | A2    | .115 | .130    | .145 | 2.92        | 3.30  | 3.68  |
| Base to Seating Plane      | A1    | .015 |         |      | 0.38        |       |       |
| Shoulder to Shoulder Width | E     | .300 | .313    | .325 | 7.62        | 7.94  | 8.26  |
| Molded Package Width       | E1    | .240 | .250    | .260 | 6.10        | 6.35  | 6.60  |
| Overall Length             | D     | .890 | .898    | .905 | 22.61       | 22.80 | 22.99 |
| Tip to Seating Plane       | L     | .125 | .130    | .135 | 3.18        | 3.30  | 3.43  |
| Lead Thickness             | С     | .008 | .012    | .015 | 0.20        | 0.29  | 0.38  |
| Upper Lead Width           | B1    | .045 | .058    | .070 | 1.14        | 1.46  | 1.78  |
| Lower Lead Width           | В     | .014 | .018    | .022 | 0.36        | 0.46  | 0.56  |
| Overall Row Spacing §      | eB    | .310 | .370    | .430 | 7.87        | 9.40  | 10.92 |
| Mold Draft Angle Top       | α     | 5    | 10      | 15   | 5           | 10    | 15    |
| Mold Draft Angle Bottom    | β     | 5    | 10      | 15   | 5           | 10    | 15    |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-001 Drawing No. C04-007