Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 20MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, POR, WDT | | Number of I/O | 13 | | Program Memory Size | 3.5KB (2K x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | 20-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c622a-20-ss | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **Table of Contents** | 1.0 | General Description | 5 | |--------|-------------------------------------|------| | 2.0 | PIC16C62X Device Varieties | | | 3.0 | Architectural Overview | 9 | | 4.0 | Memory Organization | . 13 | | 5.0 | I/O Ports | 25 | | 6.0 | Timer0 Module | | | 7.0 | Comparator Module | | | 8.0 | Voltage Reference Module | | | 9.0 | Special Features of the CPU | | | 10.0 | Instruction Set Summary | . 61 | | 11.0 | Development Support | | | 12.0 | Electrical Specifications | . 81 | | 13.0 | Device Characterization Information | | | 14.0 | Packaging Information | | | | dix A: Enhancements | | | Append | dix B: Compatibility | 119 | | | | | | On-Lin | e Support | 123 | | System | ns Information and Upgrade Hot Line | 123 | | | r Response | | | Produc | t Identification System | 125 | | | | | # TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@mail.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. ### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). ## **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - · Your local Microchip sales office (see last page) - The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277 When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using. # **Customer Notification System** Register on our web site at www.microchip.com/cn to receive the most current information on all of our products. # 4.0 MEMORY ORGANIZATION # 4.1 Program Memory Organization The PIC16C62X has a 13-bit program counter capable of addressing an 8K x 14 program memory space. Only the first 512 x 14 (0000h - 01FFh) for the PIC16C620(A) and PIC16CR620, 1K x 14 (0000h - 03FFh) for the PIC16C621(A) and 2K x 14 (0000h - 07FFh) for the PIC16C622(A) are physically implemented. Accessing a location above these boundaries will cause a wrap-around within the first 512 x 14 space (PIC16C(R)620(A)) or 1K x 14 space (PIC16C621(A)) or 2K x 14 space (PIC16C622(A)). The RESET vector is at 0000h and the interrupt vector is at 0004h (Figure 4-1, Figure 4-2, Figure 4-3). FIGURE 4-1: PROGRAM MEMORY MAP AND STACK FOR THE PIC16C620/PIC16C620A/ PIC16CR620A FIGURE 4-2: PROGRAM MEMORY MAP AND STACK FOR THE FIGURE 4-3: PROGRAM MEMORY MAP AND STACK FOR THE PIC16C622/PIC16C622A # 4.2.2.2 OPTION Register The OPTION register is a readable and writable register, which contains various control bits to configure the TMR0/WDT prescaler, the external RB0/INT interrupt, TMR0 and the weak pull-ups on PORTB. Note: To achieve a 1:1 prescaler assignment for TMR0, assign the prescaler to the WDT (PSA = 1). # REGISTER 4-2: OPTION REGISTER (ADDRESS 81H) | R/W-1 |-------|--------|-------|-------|-------|-------|-------|-------| | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | | bit 7 | | | | | | | bit 0 | bit 7 RBPU: PORTB Pull-up Enable bit 1 = PORTB pull-ups are disabled 0 = PORTB pull-ups are enabled by individual port latch values bit 6 INTEDG: Interrupt Edge Select bit 1 = Interrupt on rising edge of RB0/INT pin 0 = Interrupt on falling edge of RB0/INT pin bit 5 **T0CS**: TMR0 Clock Source Select bit 1 = Transition on RA4/T0CKI pin 0 = Internal instruction cycle clock (CLKOUT) bit 4 T0SE: TMR0 Source Edge Select bit 1 = Increment on high-to-low transition on RA4/T0CKI pin 0 = Increment on low-to-high transition on RA4/T0CKI pin bit 3 **PSA**: Prescaler Assignment bit 1 = Prescaler is assigned to the WDT 0 = Prescaler is assigned to the Timer0 module bit 2-0 **PS<2:0>**: Prescaler Rate Select bits | Bit Value | e TMR0 Rate | WDT Rate | |-----------|-------------|----------| | 000 | 1:2 | 1:1 | | 001 | 1:4 | 1:2 | | 010 | 1:8 | 1:4 | | 011 | 1 : 16 | 1:8 | | 100 | 1:32 | 1:16 | | 101 | 1:64 | 1:32 | | 110 | 1 : 128 | 1:64 | | 111 | 1:256 | 1 : 128 | | Legend: | | | | |--------------------|------------------|-------------------------------------------|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | - n = Value at POR | '1' = Rit is set | '0' = Rit is cleared $x = Rit$ is unknown | | ## 4.2.2.6 PCON Register The PCON register contains flag bits to differentiate between a Power-on Reset, an external MCLR Reset, WDT Reset or a Brown-out Reset. Note: BOR is unknown on Power-on Reset. It must then be set by the user and checked on subsequent RESETS to see if BOR is cleared, indicating a brown-out has occurred. The BOR STATUS bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (by programming BODEN bit in the Configuration word). # REGISTER 4-6: PCON REGISTER (ADDRESS 8Eh) | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | |-------|-----|-----|-----|-----|-----|-------|-------| | _ | _ | _ | _ | _ | _ | POR | BOR | | bit 7 | | | | | | , | bit 0 | bit 7-2 Unimplemented: Read as '0' bit 1 POR: Power-on Reset STATUS bit 1 = No Power-on Reset occurred 0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs) bit 0 BOR: Brown-out Reset STATUS bit 1 = No Brown-out Reset occurred 0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs) FIGURE 5-3: BLOCK DIAGRAM OF RA3 PIN # FIGURE 5-4: BLOCK DIAGRAM OF RA4 PIN # 9.4 Power-on Reset (POR), Power-up Timer (PWRT), Oscillator Start-up Timer (OST) and Brown-out Reset (BOR) # 9.4.1 POWER-ON RESET (POR) The on-chip POR circuit holds the chip in RESET until VDD has reached a high enough level for proper operation. To take advantage of the POR, just tie the MCLR pin through a resistor to VDD. This will eliminate external RC components usually needed to create Power-on Reset. A maximum rise time for VDD is required. See Electrical Specifications for details. The POR circuit does not produce an internal RESET when VDD declines. When the device starts normal operation (exits the RESET condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in RESET until the operating conditions are met. For additional information, refer to Application Note AN607, "Power-up Trouble Shooting". # 9.4.2 POWER-UP TIMER (PWRT) The Power-up Timer provides a fixed 72 ms (nominal) time-out on power-up only, from POR or Brown-out Reset. The Power-up Timer operates on an internal RC oscillator. The chip is kept in RESET as long as PWRT is active. The PWRT delay allows the VDD to rise to an acceptable level. A configuration bit, PWRTE can disable (if set) or enable (if cleared or programmed) the Power-up Timer. The Power-up Timer should always be enabled when Brown-out Reset is enabled. The Power-up Time delay will vary from chip-to-chip and due to VDD, temperature and process variation. See DC parameters for details. # 9.4.3 OSCILLATOR START-UP TIMER (OST) The Oscillator Start-Up Timer (OST) provides a 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over. This ensures that the crystal oscillator or resonator has started and stabilized. The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or wake-up from SLEEP. # 9.4.4 BROWN-OUT RESET (BOR) The PIC16C62X members have on-chip Brown-out Reset circuitry. A configuration bit, BODEN, can disable (if clear/programmed) or enable (if set) the Brown-out Reset circuitry. If VDD falls below 4.0V refer to VBOR parameter D005 (VBOR) for greater than parameter (TBOR) in Table 12-5. The brown-out situation will RESET the chip. A RESET won't occur if VDD falls below 4.0V for less than parameter (TBOR). On any RESET (Power-on, Brown-out, Watchdog, etc.) the chip will remain in RESET until VDD rises above BVDD. The Power-up Timer will now be invoked and will keep the chip in RESET an additional 72 ms. If VDD drops below BVDD while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be re-initialized. Once VDD rises above BVDD, the Power-Up Timer will execute a 72 ms RESET. The Power-up Timer should always be enabled when Brown-out Reset is enabled. Figure 9-7 shows typical Brown-out situations. FIGURE 9-7: BROWN-OUT SITUATIONS #### 9.4.5 TIME-OUT SEQUENCE On power-up the time-out sequence is as follows: First PWRT time-out is invoked after POR has expired. Then OST is activated. The total time-out will vary based on oscillator configuration and PWRTE bit status. For example, in RC mode with PWRTE bit erased (PWRT disabled), there will be no time-out at all. Figure 9-8, Figure 9-9 and Figure 9-10 depict time-out sequences. Since the time-outs occur from the POR pulse, if MCLR is kept low long enough, the time-outs will expire. Then bringing MCLR high will begin execution immediately (see Figure 9-9). This is useful for testing purposes or to synchronize more than one PIC16C62X device operating in parallel. Table 9-4 shows the RESET conditions for some special registers, while Table 9-5 shows the RESET conditions for all the registers. # 9.4.6 POWER CONTROL (PCON)/ STATUS REGISTER The power control/STATUS register, PCON (address 8Eh), has two bits. Bit0 is $\overline{BOR}$ (Brown-out). $\overline{BOR}$ is unknown on Power-on Reset. It must then be set by the user and checked on subsequent RESETS to see if $\overline{BOR}$ = 0, indicating that a brown-out has occurred. The $\overline{BOR}$ STATUS bit is a don't care and is not necessarily predictable if the brown-out circuit is disabled (by setting BODEN bit = 0 in the Configuration word). Bit1 is $\overline{\mathsf{POR}}$ (Power-on Reset). It is a '0' on Power-on Reset and unaffected otherwise. The user must write a '1' to this bit following a Power-on Reset. On a subsequent RESET, if $\overline{\mathsf{POR}}$ is '0', it will indicate that a Power-on Reset must have occurred (VDD may have gone too low). TABLE 9-1: TIME-OUT IN VARIOUS SITUATIONS | Oscillator Configuration | Powe | er-up | Brown-out Reset | Wake-up | | |--------------------------|-------------------|-----------|-------------------|------------|--| | Oscillator Configuration | PWRTE = 0 | PWRTE = 1 | Brown-out Neset | from SLEEP | | | XT, HS, LP | 72 ms + 1024 Tosc | 1024 Tosc | 72 ms + 1024 Tosc | 1024 Tosc | | | RC | 72 ms | _ | 72 ms | _ | | TABLE 9-2: STATUS/PCON BITS AND THEIR SIGNIFICANCE | POR | BOR | то | PD | | | | |-----|-----|----|----|------------------------------------|--|--| | 0 | X | 1 | 1 | Power-on Reset | | | | 0 | Х | 0 | Х | Illegal, TO is set on POR | | | | 0 | Х | Х | 0 | Illegal, PD is set on POR | | | | 1 | 0 | Х | Х | Brown-out Reset | | | | 1 | 1 | 0 | u | WDT Reset | | | | 1 | 1 | 0 | 0 | WDT Wake-up | | | | 1 | 1 | u | u | MCLR Reset during normal operation | | | | 1 | 1 | 1 | 0 | MCLR Reset during SLEEP | | | Legend: u = unchanged, x = unknown TABLE 9-3: SUMMARY OF REGISTERS ASSOCIATED WITH BROWN-OUT | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR Reset | Value on all<br>other<br>RESETS <sup>(1)</sup> | |---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------------|------------------------------------------------| | 83h | STATUS | | | | TO | PD | | | | 0001 1xxx | 000q quuu | | 8Eh | PCON | _ | | _ | _ | | _ | POR | BOR | 0x | uq | Legend: u = unchanged, x = unknown, - = unimplemented bit, reads as '0', q = value depends on condition. **Note 1:** Other (non Power-up) Resets include MCLR Reset, Brown-out Reset and Watchdog Timer Reset during normal operation. FIGURE 9-8: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 1 FIGURE 9-9: TIME-OUT SEQUENCE ON POWER-UP (MCLR NOT TIED TO VDD): CASE 2 FIGURE 9-10: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD) #### 9.5.1 RB0/INT INTERRUPT External interrupt on RB0/INT pin is edge triggered, either rising if INTEDG bit (OPTION<6>) is set, or falling, if INTEDG bit is clear. When a valid edge appears on the RB0/INT pin, the INTF bit (INTCON<1>) is set. This interrupt can be disabled by clearing the INTE control bit (INTCON<4>). The INTF bit must be cleared in software in the interrupt service routine before reenabling this interrupt. The RB0/INT interrupt can wake-up the processor from SLEEP, if the INTE bit was set prior to going into SLEEP. The status of the GIE bit decides whether or not the processor branches to the interrupt vector following wake-up. See Section 9.8 for details on SLEEP and Figure 9-18 for timing of wake-up from SLEEP through RB0/INT interrupt. #### 9.5.2 TMR0 INTERRUPT An overflow (FFh $\rightarrow$ 00h) in the TMR0 register will set the T0IF (INTCON<2>) bit. The interrupt can be enabled/disabled by setting/clearing T0IE (INTCON<5>) bit. For operation of the Timer0 module, see Section 6.0. #### 9.5.3 PORTB INTERRUPT An input change on PORTB <7:4> sets the RBIF (INTCON<0>) bit. The interrupt can be enabled/disabled by setting/clearing the RBIE (INTCON<4>) bit. For operation of PORTB (Section 5.2). **Note:** If a change on the I/O pin should occur when the read operation is being executed (start of the Q2 cycle), then the RBIF interrupt flag may not get set. #### 9.5.4 COMPARATOR INTERRUPT See Section 7.6 for complete description of comparator interrupts. Note 1: INTF flag is sampled here (every Q1). - 2: Asynchronous interrupt latency = 3-4 Tcy. Synchronous latency = 3 Tcy, where Tcy = instruction cycle time. Latency is the same whether Inst (PC) is a single cycle or a two-cycle instruction. - 3: CLKOUT is available only in RC Oscillator mode. - 4: For minimum width of INT pulse, refer to AC specs. - 5: INTF is enabled to be set anytime during the Q4-Q1 cycles. ## TABLE 9-6: SUMMARY OF INTERRUPT REGISTERS | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR<br>Reset | Value on all<br>other<br>RESETS <sup>(1)</sup> | |---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------------|------------------------------------------------| | 0Bh | INTCON | GIE | PEIE | T0IE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | _ | CMIF | _ | _ | _ | _ | _ | _ | -0 | -0 | | 8Ch | PIE1 | _ | CMIE | _ | _ | _ | _ | _ | _ | -0 | -0 | Note 1: Other (non Power-up) Resets include MCLR Reset, Brown-out Reset and Watchdog Timer Reset during normal operation. # 9.6 Context Saving During Interrupts During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt (e.g., W register and STATUS register). This will have to be implemented in software. Example 9-3 stores and restores the STATUS and W registers. The user register, W\_TEMP, must be defined in both banks and must be defined at the same offset from the bank base address (i.e., W\_TEMP is defined at 0x20 in Bank 0 and it must also be defined at 0xA0 in Bank 1). The user register, STATUS\_TEMP, must be defined in Bank 0. The Example 9-3: - · Stores the W register - · Stores the STATUS register in Bank 0 - · Executes the ISR code - Restores the STATUS (and bank select bit register) - · Restores the W register # EXAMPLE 9-3: SAVING THE STATUS AND W REGISTERS IN RAM | MOVWF | W_TEMP | copy W to temp register, could be in either bank | |-------|-------------------|-------------------------------------------------------------------------------| | SWAPF | STATUS,W | ;swap status to be saved into $\ensuremath{\mathtt{W}}$ | | BCF | STATUS, RPO | <pre>;change to bank 0 regardless ;of current bank</pre> | | MOVWF | STATUS_TEMP | ;save status to bank 0 ;register | | : | | | | : | (ISR) | | | : | | | | SWAPF | STATUS_TEMP,<br>W | <pre>;swap STATUS_TEMP register ;into W, sets bank to origi- nal ;state</pre> | | MOVWF | STATUS | ;move W into STATUS register | | SWAPF | W_TEMP,F | ;swap W_TEMP | | SWAPF | W_TEMP,W | ;swap W_TEMP into W | # 10.1 Instruction Descriptions | ADDLW | Add Literal and W | | | | | | | |------------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Syntax: | [label] ADDLW k | | | | | | | | Operands: | $0 \leq k \leq 255$ | | | | | | | | Operation: | $(W) + k \rightarrow (W)$ | | | | | | | | Status Affected: | C, DC, Z | | | | | | | | Encoding: | 11 111x kkkk kkkk | | | | | | | | Description: | The contents of the W register are added to the eight bit literal 'k' and the result is placed in the W register. | | | | | | | | Words: | 1 | | | | | | | | Cycles: | 1 | | | | | | | | Example | ADDLW 0x15 | | | | | | | | | Before Instruction W = 0x10 After Instruction W = 0x25 | | | | | | | | | ••• •••• | | | | | | | | ADDWF | Add W and f | | | | | | | | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Syntax: | [ label ] ADDWF f,d | | | | | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | | | | | Operation: | $(W) + (f) \to (dest)$ | | | | | | | | | Status Affected: | C, DC, Z | | | | | | | | | Encoding: | 00 0111 dfff ffff | | | | | | | | | Description: | Add the contents of the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. | | | | | | | | | Words: | 1 | | | | | | | | | Cycles: | 1 | | | | | | | | | Example | ADDWF FSR, 0 | | | | | | | | | | Before Instruction | | | | | | | | | ANDLW | AND Literal with W | | | | | | | | | |------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | Syntax: | [label] ANDLW k | | | | | | | | | | Operands: | $0 \leq k \leq 255$ | | | | | | | | | | Operation: | (W) .AND. $(k) \rightarrow (W)$ | | | | | | | | | | Status Affected: | Z | | | | | | | | | | Encoding: | 11 1001 kkkk kkkk | | | | | | | | | | Description: | The contents of W register are AND'ed with the eight bit literal 'k'. The result is placed in the W register. | | | | | | | | | | Words: | 1 | | | | | | | | | | Cycles: | 1 | | | | | | | | | | Example | ANDLW 0x5F | | | | | | | | | | | Before Instruction W = 0xA3 After Instruction W = 0x03 | | | | | | | | | | ANDWF | AND W with f | | | | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Syntax: | [ label ] ANDWF f,d | | | | | | | | | Operands: | $0 \le f \le 127$<br>$d \in [0,1]$ | | | | | | | | | Operation: | (W) .AND. (f) $\rightarrow$ (dest) | | | | | | | | | Status Affected: | Z | | | | | | | | | Encoding: | 00 0101 dfff ffff | | | | | | | | | Description: | AND the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. | | | | | | | | | Words: | 1 | | | | | | | | | Cycles: | 1 | | | | | | | | | Example | ANDWF FSR, 1 | | | | | | | | | | Before Instruction W = 0x17 FSR = 0xC2 After Instruction W = 0x17 FSR = 0x02 | | | | | | | | | RETFIE | Return f | rom Inte | rrupt | | | | | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------|------|--|--|--|--|--| | Syntax: | [ label ] | RETFIE | | | | | | | | | Operands: | None | None | | | | | | | | | Operation: | $TOS \rightarrow F$ $1 \rightarrow GIE$ | $TOS \rightarrow PC$ , $1 \rightarrow GIE$ | | | | | | | | | Status Affected: | None | | | | | | | | | | Encoding: | 00 | 0000 | 0000 | 1001 | | | | | | | Description: | Return from Interrupt. Stack is POPed and Top of Stack (TOS) is loaded in the PC. Interrupts are enabled by setting Global Interrupt Enable bit, GIE (INTCON<7>). This is a two-cycle instruction. | | | | | | | | | | Words: | 1 | | | | | | | | | | Cycles: | 2 | | | | | | | | | | Example | RETFIE | | | | | | | | | | | | rrupt<br>PC =<br>GIE = | TOS<br>1 | | | | | | | | RETLW | Return with Literal in W | | | | | | | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Syntax: | [label] RETLW k | | | | | | | | | Operands: | $0 \leq k \leq 255$ | | | | | | | | | Operation: | $k \rightarrow (W);$<br>TOS $\rightarrow$ PC | | | | | | | | | Status Affected: | None | | | | | | | | | Encoding: | 11 01xx kkkk kkkk | | | | | | | | | Description: | The W register is loaded with the eight bit literal 'k'. The program counter is loaded from the top of the stack (the return address). This is a two-cycle instruction. | | | | | | | | | Words: | 1 | | | | | | | | | Cycles: | 2 | | | | | | | | | Example | CALL TABLE; W contains table :offset value | | | | | | | | | TABLE | • ;W now has table value | | | | | | | | | | ADDWF PC ;W = offset RETLW k1 ;Begin table RETLW k2 ; • | | | | | | | | | | RETLW kn ; End of table | | | | | | | | | | Before Instruction W = 0x07 After Instruction | | | | | | | | | | W = value of k8 | | | | | | | | | RETURN | Return from Subroutine | | | | | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|--| | Syntax: | [label] RETURN | | | | | | | | Operands: | None | | | | | | | | Operation: | $TOS \to PC$ | | | | | | | | Status Affected: | None | | | | | | | | Encoding: | 00 0000 0000 1000 | ) | | | | | | | Description: | Return from subroutine. The stack is POPed and the top of the stack (TOS) is loaded into the program counter. This is a two-cycle instruction. | | | | | | | | Words: | 1 | | | | | | | | Cycles: | 2 | | | | | | | | Example | RETURN | | | | | | | | | After Interrupt PC = TOS | | | | | | | FIGURE 12-5: PIC16LC620A/LC621A/LC622A VOLTAGE-FREQUENCY GRAPH, $-40^{\circ}\text{C} \leq \text{Ta} \leq 0^{\circ}\text{C}$ Note 1: The shaded region indicates the permissible combinations of voltage and frequency. 2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts. FIGURE 12-6: PIC16LC620A/LC621A/LC622A VOLTAGE-FREQUENCY GRAPH, $0^{\circ}C \le TA \le +125^{\circ}C$ Note 1: The shaded region indicates the permissible combinations of voltage and frequency. 2: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts. # 12.1 DC Characteristics: PIC16C62X-04 (Commercial, Industrial, Extended) PIC16C62X-20 (Commercial, Industrial, Extended) PIC16LC62X-04 (Commercial, Industrial, Extended) | PIC16C62X | | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{Ta} \leq +85^{\circ}\text{C}$ for industrial and $0^{\circ}\text{C} \leq \text{Ta} \leq +70^{\circ}\text{C}$ for commercial and $-40^{\circ}\text{C} \leq \text{Ta} \leq +125^{\circ}\text{C}$ for extended | | | | | | | |---------------|------|-----------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PIC16LC62X | | | | ating te | empera | ature -4 | ditions (unless otherwise stated) $40^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ for industrial and $0^{\circ}\text{C} \leq \text{TA} \leq +70^{\circ}\text{C}$ for commercial and $0^{\circ}\text{C} \leq \text{TA} \leq +125^{\circ}\text{C}$ for extended age is the PIC16C62X range. | | | | | Param.<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | | | | D001 | VDD | Supply Voltage | 3.0 | _ | 6.0 | V | See Figures 12-1, 12-2, 12-3, 12-4, and 12-5 | | | | | D001 | VDD | Supply Voltage | 2.5 | _ | 6.0 | V | See Figures 12-1, 12-2, 12-3, 12-4, and 12-5 | | | | | D002 | VDR | RAM Data Retention Voltage <sup>(1)</sup> | _ | 1.5* | _ | V | Device in SLEEP mode | | | | | D002 | VDR | RAM Data Retention Voltage <sup>(1)</sup> | | 1.5* | | V | Device in SLEEP mode | | | | | D003 | VPOR | VDD start voltage to ensure<br>Power-on Reset | _ | Vss | _ | V | See section on Power-on Reset for details | | | | | D003 | VPOR | VDD start voltage to ensure Power-on Reset | _ | Vss | _ | V | See section on Power-on Reset for details | | | | | D004 | SVDD | VDD rise rate to ensure<br>Power-on Reset | 0.05* | _ | | V/ms | See section on Power-on Reset for details | | | | | D004 | SVDD | VDD rise rate to ensure<br>Power-on Reset | 0.05* | _ | _ | V/ms | See section on Power-on Reset for details | | | | | D005 | VBOR | Brown-out Detect Voltage | 3.7 | 4.0 | 4.3 | V | BOREN configuration bit is cleared | | | | | D005 | VBOR | Brown-out Detect Voltage | 3.7 | 4.0 | 4.3 | V | BOREN configuration bit is cleared | | | | | D010 | IDD | Supply Current <sup>(2)</sup> | _ | 1.8 | 3.3 | mA | Fosc = 4 MHz, VDD = 5.5V, WDT disabled, XT mode, ( <b>Note 4</b> )* | | | | | | | | _ | 35 | 70 | μΑ | Fosc = 32 kHz, VDD = 4.0V, WDT disabled, LP mode | | | | | | | | _ | 9.0 | 20 | mA | Fosc = 20 MHz, VDD = 5.5V, WDT disabled, HS mode | | | | | D010 | IDD | Supply Current <sup>(2)</sup> | _ | 1.4 | 2.5 | mA | Fosc = 2.0 MHz, VDD = 3.0V, WDT disabled, XT mode, ( <b>Note 4</b> ) | | | | | | | | _ | 26 | 53 | μΑ | Fosc = 32 kHz, VDD = 3.0V, WDT disabled, LP mode | | | | | D020 | IPD | Power-down Current <sup>(3)</sup> | | 1.0 | 2.5<br>15 | μ <b>Α</b><br>μ <b>Α</b> | VDD=4.0V, WDT disabled (125°C) | | | | | D020 | IPD | Power-down Current <sup>(3)</sup> | _ | 0.7 | 2 | μА | VDD=3.0V, WDT disabled | | | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in Active Operation mode are: OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD, MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss. - 4: For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ. - 5: The $\Delta$ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. # 12.1 DC Characteristics: PIC16C62X-04 (Commercial, Industrial, Extended) PIC16C62X-20 (Commercial, Industrial, Extended) PIC16LC62X-04 (Commercial, Industrial, Extended) (CONT.) | | | | Stan | dard O | perati | ng Con | ditions (unless otherwise stated) | | |------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PIC16C | 62X | | Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for industrial and $0^{\circ}\text{C} \le \text{Ta} \le +70^{\circ}\text{C}$ for commercial and $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for extended | | | | | | | PIC16LC62X | | | | ating te | mpera | ture -4 | ditions (unless otherwise stated) $0^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ for industrial and $0^{\circ}\text{C} \leq \text{TA} \leq +70^{\circ}\text{C}$ for commercial and $0^{\circ}\text{C} \leq \text{TA} \leq +125^{\circ}\text{C}$ for extended ge is the PIC16C62X range. | | | Param . No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | | D022<br>D022A<br>D023<br>D023A<br>D022<br>D022A<br>D023<br>D023A | ΔIWDT ΔIBOR ΔICOM P ΔIVREF ΔIWDT ΔIBOR ΔICOM P ΔIVREF | WDT Current <sup>(5)</sup> Brown-out Reset Current <sup>(5)</sup> Comparator Current for each Comparator <sup>(5)</sup> VREF Current <sup>(5)</sup> WDT Current <sup>(5)</sup> Brown-out Reset Current <sup>(5)</sup> Comparator Current for each Comparator <sup>(5)</sup> VREF Current <sup>(5)</sup> | _<br>_<br>_<br>_ | 6.0<br>350<br>—<br>—<br>6.0<br>350<br>— | 20<br>25<br>425<br>100<br>300<br>15<br>425<br>100<br>300 | µА<br>µА<br>µА<br>µА<br>µА<br>µА | VDD=4.0V (125°C) BOD enabled, VDD = 5.0V VDD = 4.0V VDD = 4.0V VDD=3.0V BOD enabled, VDD = 5.0V VDD = 3.0V VDD = 3.0V | | | 1A | Fosc | LP Oscillator Operating Frequency<br>RC Oscillator Operating Frequency<br>XT Oscillator Operating Frequency<br>HS Oscillator Operating Frequency | 0<br>0<br>0<br>0 | _<br>_<br>_<br>_ | 200<br>4<br>4<br>20 | kHz<br>MHz<br>MHz<br>MHz | All temperatures All temperatures All temperatures All temperatures | | | 1A | Fosc | LP Oscillator Operating Frequency<br>RC Oscillator Operating Frequency<br>XT Oscillator Operating Frequency<br>HS Oscillator Operating Frequency | 0<br>0<br>0<br>0 | _<br>_<br>_<br>_ | 200<br>4<br>4<br>20 | kHz<br>MHz<br>MHz<br>MHz | All temperatures All temperatures All temperatures All temperatures | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: This is the limit to which VDD can be lowered without losing RAM data. - 2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in Active Operation mode are: OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD, MCLR = VDD; WDT enabled/disabled as specified. - 3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss. - **4:** For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ. - 5: The $\Delta$ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement. FIGURE 12-13: CLKOUT AND I/O TIMING FIGURE 12-16: TIMER0 CLOCK TIMING TABLE 12-6: TIMERO CLOCK REQUIREMENTS | Parameter<br>No. | Sym | Characteristic | | Min | Тур† | Max | Units | Conditions | |------------------|------|------------------------|----------------|----------------|------|-----|-------|---------------------------------------| | 40 | Tt0H | T0CKI High Pulse Width | No Prescaler | 0.5 Tcy + 20* | _ | _ | ns | | | | | | With Prescaler | 10* | _ | _ | ns | | | 41 | Tt0L | T0CKI Low Pulse Width | No Prescaler | 0.5 Tcy + 20* | _ | _ | ns | | | | | | With Prescaler | 10* | _ | _ | ns | | | 42 | Tt0P | T0CKI Period | | Tcy + 40*<br>N | _ | _ | ns | N = prescale value<br>(1, 2, 4,, 256) | These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested. FIGURE 13-5: IOH VS. VOH, VDD = 3.0V) FIGURE 13-6: IOI vs. Vol., VDD = 5.5V) # 20-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP) | | Units | | INCHES* | | MILLIMETERS | | | |--------------------------|-----------|------|---------|------|-------------|--------|--------| | Dimensi | on Limits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 20 | | | 20 | | | Pitch | р | | .026 | | | 0.65 | | | Overall Height | Α | .068 | .073 | .078 | 1.73 | 1.85 | 1.98 | | Molded Package Thickness | A2 | .064 | .068 | .072 | 1.63 | 1.73 | 1.83 | | Standoff § | A1 | .002 | .006 | .010 | 0.05 | 0.15 | 0.25 | | Overall Width | Е | .299 | .309 | .322 | 7.59 | 7.85 | 8.18 | | Molded Package Width | E1 | .201 | .207 | .212 | 5.11 | 5.25 | 5.38 | | Overall Length | D | .278 | .284 | .289 | 7.06 | 7.20 | 7.34 | | Foot Length | L | .022 | .030 | .037 | 0.56 | 0.75 | 0.94 | | Lead Thickness | С | .004 | .007 | .010 | 0.10 | 0.18 | 0.25 | | Foot Angle | ф | 0 | 4 | 8 | 0.00 | 101.60 | 203.20 | | Lead Width | В | .010 | .013 | .015 | 0.25 | 0.32 | 0.38 | | Mold Draft Angle Top | α | 0 | 5 | 10 | 0 | 5 | 10 | | Mold Draft Angle Bottom | β | 0 | 5 | 10 | 0 | 5 | 10 | Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-150 Drawing No. C04-072 <sup>\*</sup> Controlling Parameter § Significant Characteristic # **PIC16C62X** | INDEX | | 1 | | |-------------------------------------|-----------|-------------------------------------------------|----| | Α | | I/O Ports | | | ADDLW Instruction | 63 | I/O Programming Considerations | 30 | | ADDWF Instruction | | ID Locations | 60 | | ANDLW Instruction | | INCF Instruction | 67 | | ANDWF Instruction | | INCFSZ Instruction | 68 | | Architectural Overview | | In-Circuit Serial Programming | | | Assembler | | Indirect Addressing, INDF and FSR Registers | 24 | | MPASM Assembler | 75 | Instruction Flow/Pipelining | 12 | | | | Instruction Set | | | В | | ADDLW | 63 | | BCF Instruction | 64 | ADDWF | 63 | | Block Diagram | | ANDLW | 63 | | TIMER0 | | ANDWF | 63 | | TMR0/WDT PRESCALER | | BCF | 64 | | Brown-Out Detect (BOD) | | BSF | 64 | | BSF Instruction | | BTFSC | | | BTFSC Instruction | | BTFSS | | | BTFSS Instruction | 65 | CALL | | | C | | CLRF | | | C Compilers | | CLRW | | | MPLAB C17 | 76 | CLRWDT | | | MPLAB C18 | 76 | COMF | | | MPLAB C30 | 76 | DECF | | | CALL Instruction | 65 | DECFSZ | | | Clocking Scheme/Instruction Cycle | 12 | GOTO | | | CLRF Instruction | 65 | INCF | | | CLRW Instruction | 66 | INCFSZIORLW | | | CLRWDT Instruction | 66 | IORWF | | | Code Protection | 60 | MOVF | | | COMF Instruction | | MOVF | | | Comparator Configuration | | MOVWF | | | Comparator Interrupts | 41 | NOP | | | Comparator Module | | OPTION | | | Comparator Operation | | RETFIE | | | Comparator Reference | | RETLW | | | Configuration Bits | | RETURN | | | Configuring the Voltage Reference | | RLF | | | Crystal Operation | 47 | RRF | 71 | | D | | SLEEP | 71 | | Data Memory Organization | 14 | SUBLW | 72 | | DC Characteristics | . 87, 101 | SUBWF | 72 | | PIC16C717/770/77188, 89, 90, 91, 9 | 6, 97, 98 | SWAPF | 73 | | DECF Instruction | 66 | TRIS | 73 | | DECFSZ Instruction | 67 | XORLW | 73 | | Demonstration Boards | | XORWF | 73 | | PICDEM 1 | 78 | Instruction Set Summary | | | PICDEM 17 | | INT Interrupt | | | PICDEM 18R PIC18C601/801 | | INTCON Register | | | PICDEM 2 Plus | | Interrupts | 55 | | PICDEM 3 PIC16C92X | | IORLW Instruction | | | PICDEM 4 | | IORWF Instruction | 68 | | PICDEM LIN PIC16C43X | | M | | | PICDEM USB PIC16C7X5 | | MOVF Instruction | 69 | | PICDEM.net Internet/Ethernet | | MOVLW Instruction | | | Development Support | /5 | MOVWF Instruction | | | E | | MPLAB ASM30 Assembler, Linker, Librarian | | | Errata | 3 | MPLAB ICD 2 In-Circuit Debugger | | | Evaluation and Programming Tools | 79 | MPLAB ICE 2000 High Performance Universal | | | External Crystal Oscillator Circuit | | In-Circuit Emulator | 77 | | G | | MPLAB ICE 4000 High Performance Universal | • | | General purpose Register File | 1/ | In-Circuit Emulator | 77 | | GOTO Instruction | | MPLAB Integrated Development Environment Softwa | | | OO TO HISH UCHOIT | 01 | MPLINK Object Linker/MPLIB Object Librarian | 76 |