# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                        |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                           |
| Core Size                  | 8-Bit                                                                         |
| Speed                      | 4MHz                                                                          |
| Connectivity               | -                                                                             |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                              |
| Number of I/O              | 13                                                                            |
| Program Memory Size        | 896B (512 x 14)                                                               |
| Program Memory Type        | OTP                                                                           |
| EEPROM Size                | -                                                                             |
| RAM Size                   | 96 x 8                                                                        |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                   |
| Data Converters            | -                                                                             |
| Oscillator Type            | External                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                                |
| Supplier Device Package    | 20-SSOP                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc620at-04i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|             |                                         | PIC16C620 <sup>(3)</sup>            | PIC16C620A <sup>(1)(4)</sup>        | PIC16CR620A <sup>(2)</sup>          | PIC16C621 <sup>(3)</sup>            | PIC16C621A <sup>(1)(4)</sup>        | PIC16C622 <sup>(3)</sup>            | PIC16C622A <sup>(1)(4)</sup>        |
|-------------|-----------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| Clock       | Maximum Frequency<br>of Operation (MHz) | 20                                  | 40                                  | 20                                  | 20                                  | 40                                  | 20                                  | 40                                  |
| Memory      | EPROM Program<br>Memory<br>(x14 words)  | 512                                 | 512                                 | 512                                 | 1K                                  | 1K                                  | 2K                                  | 2K                                  |
|             | Data Memory (bytes)                     | 80                                  | 96                                  | 96                                  | 80                                  | 96                                  | 128                                 | 128                                 |
| Peripherals | Timer Module(s)                         | TMR0                                | TMR0                                | TMRO                                | TMR0                                | TMR0                                | TMR0                                | TMR0                                |
|             | Comparators(s)                          | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   |
|             | Internal Reference<br>Voltage           | Yes                                 |
| Features    | Interrupt Sources                       | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   |
|             | I/O Pins                                | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  |
|             | Voltage Range (Volts)                   | 2.5-6.0                             | 2.7-5.5                             | 2.5-5.5                             | 2.5-6.0                             | 2.7-5.5                             | 2.5-6.0                             | 2.7-5.5                             |
|             | Brown-out Reset                         | Yes                                 |
|             | Packages                                | 18-pin DIP,<br>SOIC;<br>20-pin SSOP |

## TABLE 1-1: PIC16C62X FAMILY OF DEVICES

All PICmicro<sup>®</sup> Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C62X Family devices use serial programming with clock pin RB6 and data pin RB7.

**Note 1:** If you change from this device to another device, please verify oscillator characteristics in your application.

2: For ROM parts, operation from 2.0V - 2.5V will require the PIC16LCR62XA parts.

**3:** For OTP parts, operation from 2.5V - 3.0V will require the PIC16LC62X part.

4: For OTP parts, operation from 2.7V - 3.0V will require the PIC16LC62XA part.

NOTES:

## 6.2 Using Timer0 with External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

#### 6.2.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 6-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple-counter type prescaler, so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple-counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

#### 6.2.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the TMR0 is actually incremented. Figure 6-5 shows the delay from the external clock edge to the timer incrementing.





3. The amove indicate the opinis is time where sempting oppurs.

## 7.0 COMPARATOR MODULE

The comparator module contains two analog comparators. The inputs to the comparators are multiplexed with the RA0 through RA3 pins. The On-Chip Voltage Reference (Section 8.0) can also be an input to the comparators.

The CMCON register, shown in Register 7-1, controls the comparator input and output multiplexers. A block diagram of the comparator is shown in Figure 7-1.

## REGISTER 7-1: CMCON REGISTER (ADDRESS 1Fh)

|         | R-0                                                                                                               | R-0                                                                                                                                                | U-0                                                               | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|---------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|-------|-------|-------|-------|
|         | C2OUT                                                                                                             | C10UT                                                                                                                                              | —                                                                 | —   | CIS   | CM2   | CM1   | CM0   |
|         | bit 7                                                                                                             |                                                                                                                                                    |                                                                   |     |       |       |       | bit 0 |
| bit 7   | <b>C2OUT</b> : Co<br>1 = C2 VIN<br>0 = C2 VIN                                                                     | omparator 2<br>+ > C2 VIN-<br>+ < C2 VIN-                                                                                                          | output                                                            |     |       |       |       |       |
| bit 6   | <b>C1OUT</b> : Co<br>1 = C1 VIN<br>0 = C1 VIN                                                                     | omparator 1<br>+ > C1 VIN-<br>+ < C1 VIN-                                                                                                          | output                                                            |     |       |       |       |       |
| bit 5-4 | Unimplem                                                                                                          | ented: Read                                                                                                                                        | d as '0'                                                          |     |       |       |       |       |
| bit 3   | CIS: Comp<br>When CM<<br>1 = C1 VIN-<br>0 = C1 VIN-<br>When CM<<br>1 = C1 VIN-<br>C2 VIN<br>0 = C1 VIN-<br>C2 VIN | arator Input<br>:2:0>: = 001<br>- connects to<br>:2:0> = 010:<br>- connects to<br>- connects to<br>- connects to<br>- connects to<br>- connects to | Switch<br>:<br>o RA3<br>o RA0<br>o RA3<br>o RA2<br>o RA0<br>o RA1 |     |       |       |       |       |
| bit 2-0 | CM<2:0>: (                                                                                                        | Comparator                                                                                                                                         | mode.                                                             |     |       |       |       |       |
|         | Logondi                                                                                                           |                                                                                                                                                    |                                                                   |     |       |       |       |       |

| L | .egend:          |                  |                      |                    |
|---|------------------|------------------|----------------------|--------------------|
| F | R = Readable bit | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - | n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

The code example in Example 7-1 depicts the steps required to configure the comparator module. RA3 and RA4 are configured as digital output. RA0 and RA1 are configured as the V- inputs and RA2 as the V+ input to both comparators.

#### EXAMPLE 7-1: INITIALIZING COMPARATOR MODULE

| MOVLW | 0x03         | ;Init comparator mode             |
|-------|--------------|-----------------------------------|
| MOVWF | CMCON        | ;CM<2:0> = 011                    |
| CLRF  | PORTA        | ;Init PORTA                       |
| BSF   | STATUS, RPO  | ;Select Bank1                     |
| MOVLW | 0x07         | ;Initialize data direction        |
| MOVWF | TRISA        | ;Set RA<2:0> as inputs            |
|       |              | ;RA<4:3> as outputs               |
|       |              | ;TRISA<7:5> always read `0'       |
| BCF   | STATUS, RPO  | ;Select Bank 0                    |
| CALL  | DELAY 10     | ;10µs delay                       |
| MOVF  | CMCON,F      | ;Read CMCONtoend change condition |
| BCF   | PIR1,CMIF    | ;Clear pending interrupts         |
| BSF   | STATUS, RPO  | ;Select Bank 1                    |
| BSF   | PIE1,CMIE    | ;Enable comparator interrupts     |
| BCF   | STATUS, RPO  | ;Select Bank 0                    |
| BSF   | INTCON, PEIE | ;Enable peripheral interrupts     |
| BSF   | INTCON, GIE  | ;Global interrupt enable          |

## 7.2 Comparator Operation

A single comparator is shown in Figure 7-2 along with the relationship between the analog input levels and the digital output. When the analog input at VIN+ is less than the analog input VIN-, the output of the comparator is a digital low level. When the analog input at VIN+ is greater than the analog input VIN-, the output of the comparator is a digital high level. The shaded areas of the output of the comparator in Figure 7-2 represent the uncertainty due to input offsets and response time.

## 7.3 Comparator Reference

An external or internal reference signal may be used depending on the comparator Operating mode. The analog signal that is present at VIN- is compared to the signal at VIN+, and the digital output of the comparator is adjusted accordingly (Figure 7-2).





#### 7.3.1 EXTERNAL REFERENCE SIGNAL

When external voltage references are used, the comparator module can be configured to have the comparators operate from the same or different reference sources. However, threshold detector applications may require the same reference. The reference signal must be between VSs and VDD, and can be applied to either pin of the comparator(s).

#### 7.3.2 INTERNAL REFERENCE SIGNAL

The comparator module also allows the selection of an internally generated voltage reference for the comparators. Section 10, Instruction Sets, contains a detailed description of the Voltage Reference Module that provides this signal. The internal reference signal is used when the comparators are in mode CM<2:0>=010 (Figure 7-1). In this mode, the internal voltage reference is applied to the VIN+ pin of both comparators.

## 9.0 SPECIAL FEATURES OF THE CPU

Special circuits to deal with the needs of real-time applications are what sets a microcontroller apart from other processors. The PIC16C62X family has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection.

These are:

- 1. OSC selection
- 2. RESET Power-on Reset (POR) Power-up Timer (PWRT) Oscillator Start-up Timer (OST) Brown-out Reset (BOR)
- 3. Interrupts
- 4. Watchdog Timer (WDT)
- 5. SLEEP
- 6. Code protection
- 7. ID Locations
- 8. In-Circuit Serial Programming™

The PIC16C62X devices have a Watchdog Timer which is controlled by configuration bits. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in RESET until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 72 ms (nominal) on power-up only, designed to keep the part in RESET while the power supply stabilizes. There is also circuitry to RESET the device if a brown-out occurs, which provides at least a 72 ms RESET. With these three functions on-chip, most applications need no external RESET circuitry.

The SLEEP mode is designed to offer a very low current Power-down mode. The user can wake-up from SLEEP through external RESET, Watchdog Timer wake-up or through an interrupt. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost, while the LP crystal option saves power. A set of configuration bits are used to select various options.

## 9.7 Watchdog Timer (WDT)

The Watchdog Timer is a free running on-chip RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the CLKIN pin. That means that the WDT will run, even if the clock on the OSC1 and OSC2 pins of the device has been stopped, for example, by execution of a SLEEP instruction. During normal operation, a WDT time-out generates a device RESET. If the device is in SLEEP mode, a WDT time-out causes the device to wake-up and continue with normal operation. The WDT can be permanently disabled by programming the configuration bit WDTE as clear (Section 9.1).

#### 9.7.1 WDT PERIOD

The WDT has a nominal time-out period of 18 ms, (with no prescaler). The time-out periods vary with temperature, VDD and process variations from part to part (see

DC specs). If longer time-out periods are desired, a prescaler with a division ratio of up to 1:128 can be assigned to the WDT under software control by writing to the OPTION register. Thus, time-out periods up to 2.3 seconds can be realized.

The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out and generating a device RESET.

The  $\overline{\text{TO}}$  bit in the STATUS register will be cleared upon a Watchdog Timer time-out.

#### 9.7.2 WDT PROGRAMMING CONSIDERATIONS

It should also be taken in account that under worst case conditions (VDD = Min., Temperature = Max., max. WDT prescaler) it may take several seconds before a WDT time-out occurs.



#### FIGURE 9-17: WATCHDOG TIMER BLOCK DIAGRAM

| Address | Name         | Bit 7 | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR Reset | Value on all<br>other<br>RESETS |
|---------|--------------|-------|--------|-------|-------|-------|-------|-------|-------|-----------------------|---------------------------------|
| 2007h   | Config. bits | —     | BODEN  | CP1   | CP0   | PWRTE | WDTE  | FOSC1 | FOSC0 | —                     | —                               |
| 81h     | OPTION       | RBPU  | INTEDG | TOCS  | TOSE  | PSA   | PS2   | PS1   | PS0   | 1111 1111             | 1111 1111                       |

Legend: Shaded cells are not used by the Watchdog Timer.

**Note:** – = Unimplemented location, read as "0"

+ = Reserved for future use

## **10.0 INSTRUCTION SET SUMMARY**

Each PIC16C62X instruction is a 14-bit word divided into an OPCODE which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16C62X instruction set summary in Table 10-2 lists **byte-oriented**, **bitoriented**, and **literal and control** operations. Table 10-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an eight or eleven bit constant or literal value.

#### TABLE 10-1: OPCODE FIELD DESCRIPTIONS

| Field         | Description                                                                                                                                                                    |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f             | Register file address (0x00 to 0x7F)                                                                                                                                           |
| W             | Working register (accumulator)                                                                                                                                                 |
| b             | Bit address within an 8-bit file register                                                                                                                                      |
| k             | Literal field, constant data or label                                                                                                                                          |
| х             | Don't care location (= 0 or 1)<br>The assembler will generate code with $x = 0$ . It is the<br>recommended form of use for compatibility with all<br>Microchip software tools. |
| d             | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1                                                                   |
| label         | Label name                                                                                                                                                                     |
| TOS           | Top of Stack                                                                                                                                                                   |
| PC            | Program Counter                                                                                                                                                                |
| PCLAT<br>H    | Program Counter High Latch                                                                                                                                                     |
| GIE           | Global Interrupt Enable bit                                                                                                                                                    |
| WDT           | Watchdog Timer/Counter                                                                                                                                                         |
| ТО            | Time-out bit                                                                                                                                                                   |
| PD            | Power-down bit                                                                                                                                                                 |
| dest          | Destination either the W register or the specified register file location                                                                                                      |
| []            | Options                                                                                                                                                                        |
| ()            | Contents                                                                                                                                                                       |
| $\rightarrow$ | Assigned to                                                                                                                                                                    |
| <>            | Register bit field                                                                                                                                                             |
| ∈             | In the set of                                                                                                                                                                  |
| italics       | User defined term (font is courier)                                                                                                                                            |

The instruction set is highly orthogonal and is grouped into three basic categories:

- · Byte-oriented operations
- **Bit-oriented** operations
- Literal and control operations

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles with the second cycle executed as a NOP. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu$ s.

Table 10-1 lists the instructions recognized by the MPASM  $^{\rm TM}$  assembler.

Figure 10-1 shows the three general formats that the instructions can have.

| Note: | To maintain upward compatibility with     | 1 |
|-------|-------------------------------------------|---|
|       | future PICmicro® products, do not use the | ; |
|       | OPTION and TRIS instructions.             |   |

All examples use the following format to represent a hexadecimal number:

0xhh

where h signifies a hexadecimal digit.

## FIGURE 10-1: GENERAL FORMAT FOR INSTRUCTIONS



| TABLE 10-2: PIC16C62X INSTRUCTION S |
|-------------------------------------|
|-------------------------------------|

| Mnemonic,  |        | Description                  | Cycles |     | 14-Bit | Opcode | 9    | Status   | Notes |
|------------|--------|------------------------------|--------|-----|--------|--------|------|----------|-------|
| Operands   |        |                              |        | MSb |        |        | LSb  | Affected |       |
| BYTE-ORIE  | NTED I | FILE REGISTER OPERATIONS     |        |     |        |        |      |          |       |
| ADDWF      | f, d   | Add W and f                  | 1      | 00  | 0111   | dfff   | ffff | C,DC,Z   | 1,2   |
| ANDWF      | f, d   | AND W with f                 | 1      | 00  | 0101   | dfff   | ffff | Z        | 1,2   |
| CLRF       | f      | Clear f                      | 1      | 00  | 0001   | lfff   | ffff | Z        | 2     |
| CLRW       | -      | Clear W                      | 1      | 00  | 0001   | 0000   | 0011 | Z        |       |
| COMF       | f, d   | Complement f                 | 1      | 00  | 1001   | dfff   | ffff | Z        | 1,2   |
| DECF       | f, d   | Decrement f                  | 1      | 00  | 0011   | dfff   | ffff | Z        | 1,2   |
| DECFSZ     | f, d   | Decrement f, Skip if 0       | 1(2)   | 00  | 1011   | dfff   | ffff |          | 1,2,3 |
| INCF       | f, d   | Increment f                  | 1      | 00  | 1010   | dfff   | ffff | Z        | 1,2   |
| INCFSZ     | f, d   | Increment f, Skip if 0       | 1(2)   | 00  | 1111   | dfff   | ffff |          | 1,2,3 |
| IORWF      | f, d   | Inclusive OR W with f        | 1      | 00  | 0100   | dfff   | ffff | Z        | 1,2   |
| MOVF       | f, d   | Move f                       | 1      | 00  | 1000   | dfff   | ffff | Z        | 1,2   |
| MOVWF      | f      | Move W to f                  | 1      | 00  | 0000   | lfff   | ffff |          |       |
| NOP        | -      | No Operation                 | 1      | 00  | 0000   | 0xx0   | 0000 |          |       |
| RLF        | f, d   | Rotate Left f through Carry  | 1      | 00  | 1101   | dfff   | ffff | С        | 1,2   |
| RRF        | f, d   | Rotate Right f through Carry | 1      | 00  | 1100   | dfff   | ffff | С        | 1,2   |
| SUBWF      | f, d   | Subtract W from f            | 1      | 00  | 0010   | dfff   | ffff | C,DC,Z   | 1,2   |
| SWAPF      | f, d   | Swap nibbles in f            | 1      | 00  | 1110   | dfff   | ffff |          | 1,2   |
| XORWF      | f, d   | Exclusive OR W with f        | 1      | 00  | 0110   | dfff   | ffff | Z        | 1,2   |
| BIT-ORIENT | ED FIL | E REGISTER OPERATIONS        |        |     |        |        |      |          |       |
| BCF        | f, b   | Bit Clear f                  | 1      | 01  | 00bb   | bfff   | ffff |          | 1,2   |
| BSF        | f, b   | Bit Set f                    | 1      | 01  | 01bb   | bfff   | ffff |          | 1,2   |
| BTFSC      | f, b   | Bit Test f, Skip if Clear    | 1 (2)  | 01  | 10bb   | bfff   | ffff |          | 3     |
| BTFSS      | f, b   | Bit Test f, Skip if Set      | 1 (2)  | 01  | 11bb   | bfff   | ffff |          | 3     |
| LITERAL A  | ND COI | NTROL OPERATIONS             | -      |     |        |        |      | -        | -     |
| ADDLW      | k      | Add literal and W            | 1      | 11  | 111x   | kkkk   | kkkk | C,DC,Z   |       |
| ANDLW      | k      | AND literal with W           | 1      | 11  | 1001   | kkkk   | kkkk | Z        |       |
| CALL       | k      | Call subroutine              | 2      | 10  | 0kkk   | kkkk   | kkkk |          |       |
| CLRWDT     | -      | Clear Watchdog Timer         | 1      | 00  | 0000   | 0110   | 0100 | TO,PD    |       |
| GOTO       | k      | Go to address                | 2      | 10  | 1kkk   | kkkk   | kkkk |          |       |
| IORLW      | k      | Inclusive OR literal with W  | 1      | 11  | 1000   | kkkk   | kkkk | Z        |       |
| MOVLW      | k      | Move literal to W            | 1      | 11  | 00xx   | kkkk   | kkkk |          |       |
| RETFIE     | -      | Return from interrupt        | 2      | 00  | 0000   | 0000   | 1001 |          |       |
| RETLW      | k      | Return with literal in W     | 2      | 11  | 01xx   | kkkk   | kkkk |          |       |
| RETURN     | -      | Return from Subroutine       | 2      | 00  | 0000   | 0000   | 1000 |          |       |
| SLEEP      | -      | Go into Standby mode         | 1      | 00  | 0000   | 0110   | 0011 | TO,PD    |       |
| SUBLW      | k      | Subtract W from literal      | 1      | 11  | 110x   | kkkk   | kkkk | C,DC,Z   |       |
| XORLW      | k      | Exclusive OR literal with W  | 1      | 11  | 1010   | kkkk   | kkkk | Z        |       |

**Note 1:** When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

**2:** If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

**3:** If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

# PIC16C62X

| CLRW                                                                                                     | Clear W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | COMF                                                                                                                        | Complement f                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                                                                                                  | [label] CLRW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Syntax:                                                                                                                     | [ <i>label</i> ] COMF f,d                                                                                                                                                                                                                                                                                                                                                                |
| Operands:                                                                                                | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Operands:                                                                                                                   | $0 \le f \le 127$                                                                                                                                                                                                                                                                                                                                                                        |
| Operation:                                                                                               | $00h \rightarrow (W)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                             | d ∈ [0,1]                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                          | $1 \rightarrow Z$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Operation:                                                                                                                  | $(f) \rightarrow (dest)$                                                                                                                                                                                                                                                                                                                                                                 |
| Status Affected:                                                                                         | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Status Affected:                                                                                                            | Z                                                                                                                                                                                                                                                                                                                                                                                        |
| Encoding:                                                                                                | 00 0001 0000 0011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Encoding:                                                                                                                   | 00 1001 dfff ffff                                                                                                                                                                                                                                                                                                                                                                        |
| Description:                                                                                             | W register is cleared. Zero bit (Z) is set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Description:                                                                                                                | The contents of register 'f' are complemented. If 'd' is 0, the                                                                                                                                                                                                                                                                                                                          |
| Words:                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                             | result is stored in W. If 'd' is 1, the                                                                                                                                                                                                                                                                                                                                                  |
| Cycles:                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Words:                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                        |
| Example                                                                                                  | CLRW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Cycles:                                                                                                                     | 1                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                          | Before Instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Evernle                                                                                                                     | COME DECI 0                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                          | W = 0x5A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Example                                                                                                                     | Comp REGI, 0                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                          | W = 0x00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                             | REG1 = $0x13$                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                          | Z = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                             | After Instruction                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                             | $\begin{array}{rcl} REG1 &= & 0x13 \\ W &= & 0xEC \end{array}$                                                                                                                                                                                                                                                                                                                           |
| CLRWDT                                                                                                   | Clear Watchdog Timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                          |
| Syntax:                                                                                                  | [label] CLRWDT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                          |
| e jineaa                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DECE                                                                                                                        | Decrement f                                                                                                                                                                                                                                                                                                                                                                              |
| Operands:                                                                                                | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DECF                                                                                                                        | Decrement f                                                                                                                                                                                                                                                                                                                                                                              |
| Operands:<br>Operation:                                                                                  | None $00h \rightarrow WDT$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DECF<br>Syntax:                                                                                                             | Decrement f [/abe/] DECF f,d                                                                                                                                                                                                                                                                                                                                                             |
| Operands:<br>Operation:                                                                                  | None<br>$00h \rightarrow WDT$<br>$0 \rightarrow WDT$ prescaler,<br>$1 \rightarrow \overline{TO}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | DECF<br>Syntax:<br>Operands:                                                                                                | Decrement f<br>[ <i>label</i> ] DECF f,d<br>$0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                                                                                                                                           |
| Operands:<br>Operation:                                                                                  | None<br>$00h \rightarrow WDT$<br>$0 \rightarrow WDT$ prescaler,<br>$1 \rightarrow \overline{TO}$<br>$1 \rightarrow PD$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | DECF<br>Syntax:<br>Operands:<br>Operation:                                                                                  | Decrement f<br>[ <i>label</i> ] DECF f,d<br>$0 \le f \le 127$<br>$d \in [0,1]$<br>(f) - 1 $\rightarrow$ (dest)                                                                                                                                                                                                                                                                           |
| Operands:<br>Operation:<br>Status Affected:                                                              | None<br>$00h \rightarrow WDT$<br>$0 \rightarrow WDT$ prescaler,<br>$1 \rightarrow \overline{TO}$<br>$1 \rightarrow PD$<br>$\overline{TO}, PD$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DECF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:                                                              | Decrement f<br>[ label ] DECF f,d<br>$0 \le f \le 127$<br>$d \in [0,1]$<br>(f) - 1 $\rightarrow$ (dest)<br>7                                                                                                                                                                                                                                                                             |
| Operands:<br>Operation:<br>Status Affected:                                                              | None<br>$00h \rightarrow WDT$ $0 \rightarrow WDT \text{ prescaler,}$ $1 \rightarrow TO$ $1 \rightarrow PD$ $TO, PD$ $00 \qquad 0000 \qquad 0110 \qquad 0100$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | DECF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:                                                 | Decrement f $[label]$ DECF f,d $0 \le f \le 127$ $d \in [0,1]$ (f) - 1 $\rightarrow$ (dest)Z000011dfffffff                                                                                                                                                                                                                                                                               |
| Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                                 | None<br>$00h \rightarrow WDT$ $0 \rightarrow WDT \text{ prescaler,}$ $1 \rightarrow \overline{TO}$ $1 \rightarrow PD$ $\overline{TO}, \overline{PD}$ $00  0000  0110  0100$ CLEWDT instruction resets the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | DECF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                                 | Decrement f $[label]$ DECF f,d $0 \le f \le 127$ $d \in [0,1]$ $(f) - 1 \rightarrow (dest)$ Z $00$ $0011$ dffdffDecrement register 'f'If 'd' is 0                                                                                                                                                                                                                                        |
| Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                                 | None<br>$00h \rightarrow WDT$ $0 \rightarrow WDT \text{ prescaler,}$ $1 \rightarrow \overline{10}$ $1 \rightarrow PD$ $\overline{10}, PD$ $00  0000  0110  0100$ CLRWDT instruction resets the<br>Watchdog Timer. It also resets the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DECF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                                 | Decrement f[ label ] DECF f,d $0 \le f \le 127$ $d \in [0,1]$ (f) - 1 $\rightarrow$ (dest)Z000011dfffDecrement register 'f'. If 'd' is 0,the result is stored in the W                                                                                                                                                                                                                   |
| Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                                 | None<br>$00h \rightarrow WDT$<br>$0 \rightarrow WDT$ prescaler,<br>$1 \rightarrow \overline{TO}$<br>$1 \rightarrow PD$<br>$\overline{TO}, \overline{PD}$<br>OUDIAL OF CONSTRUCTION OF CONSTRUCTURE OF CONSTRUCTION OF CONSTRUCTURE OF CONSTRUCTION OF CONSTRUCTURE OF CONSTRUCTION OF CONSTRUCTURE OF CONSTRUCTION OF CONSTRUCTURE OF CON | DECF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                                 | Decrement f[ label ] DECF f,d $0 \le f \le 127$ $d \in [0,1]$ (f) - 1 $\rightarrow$ (dest)Z $00$ $0011$ dffffffDecrement register 'f'. If 'd' is 0,the result is stored in the Wregister. If 'd' is 1, the result is                                                                                                                                                                     |
| Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                                 | None<br>$00h \rightarrow WDT$ $0 \rightarrow WDT \text{ prescaler,}$ $1 \rightarrow \overline{10}$ $1 \rightarrow PD$ $\overline{10}, PD$ $00  0000  0110  0100$ CLRWDT instruction resets the<br>Watchdog Timer. It also resets the<br>prescaler of the WDT. STATUS<br>bits TO and PD are set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DECF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                                 | Decrement f[ label ] DECF f,d $0 \le f \le 127$ $d \in [0,1]$ (f) - 1 $\rightarrow$ (dest)Z000011dfffDecrement register 'f'. If 'd' is 0,the result is stored in the Wregister. If 'd' is 1, the result isstored back in register 'f'.                                                                                                                                                   |
| Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:                       | None<br>$\begin{array}{c} 00h \rightarrow WDT\\ 0 \rightarrow WDT \ prescaler,\\ 1 \rightarrow \overline{TO}\\ 1 \rightarrow PD\\ \hline \overline{TO}, \overline{PD}\\ \hline \hline 00 & 0000 & 0110 & 0100\\ \hline \end{array}$ CLRWDT instruction resets the<br>Watchdog Timer. It also resets the<br>prescaler of the WDT. STATUS<br>bits TO and PD are set.<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DECF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:                       | Decrement f $[label]$ DECF f,d $0 \le f \le 127$ $d \in [0,1]$ $(f) - 1 \rightarrow (dest)$ Z $00$ $0011$ dffffffDecrement register 'f'. If 'd' is 0,the result is stored in the Wregister. If 'd' is 1, the result isstored back in register 'f'.1                                                                                                                                      |
| Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:            | None<br>$00h \rightarrow WDT$ $0 \rightarrow WDT prescaler,$ $1 \rightarrow \overline{10}$ $1 \rightarrow PD$ $\overline{10}$ $00  0000  0110  0100$ CLRWDT instruction resets the<br>Watchdog Timer. It also resets the<br>pres <u>cal</u> er of <u>the</u> WDT. STATUS<br>bits TO and PD are set.<br>1<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DECF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:            | Decrement f[ label ] DECF f,d $0 \le f \le 127$ $d \in [0,1]$ (f) - 1 $\rightarrow$ (dest)Z000011dffffffDecrement register 'f'. If 'd' is 0,the result is stored in the Wregister. If 'd' is 1, the result isstored back in register 'f'.11                                                                                                                                              |
| Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Example | None<br>$\begin{array}{l} 00h \rightarrow WDT \\ 0 \rightarrow WDT \text{ prescaler,} \\ 1 \rightarrow \overline{TO} \\ 1 \rightarrow PD \\ \hline \overline{TO}, \overline{PD} \\ \hline \hline 00 & 0000 & 0110 & 0100 \\ \hline \end{array}$ CLRWDT instruction resets the<br>Watchdog Timer. It also resets the<br>prescaler of the WDT. STATUS<br>bits TO and PD are set.<br>1<br>1<br>CLRWDT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DECF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Example | Decrement f[ label ] DECF f,d $0 \le f \le 127$ $d \in [0,1]$ (f) - 1 $\rightarrow$ (dest)Z $00$ $0011$ dffffffDecrement register 'f'. If 'd' is 0,the result is stored in the Wregister. If 'd' is 1, the result isstored back in register 'f'.11DECFCNT, 1                                                                                                                             |
| Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Example | None<br>$00h \rightarrow WDT$<br>$0 \rightarrow WDT prescaler,$<br>$1 \rightarrow \overline{TO}$<br>$1 \rightarrow PD$<br>$\overline{TO}, PD$<br>00  0000  0110  0100<br>CLRWDT instruction resets the<br>Watchdog Timer. It also resets the<br>prescaler of the WDT. STATUS<br>bits TO and PD are set.<br>1<br>1<br>CLRWDT<br>Before Instruction<br>WDT counter = 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DECF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Example | Decrement f<br>[ <i>label</i> ] DECF f,d<br>$0 \le f \le 127$<br>$d \in [0,1]$<br>(f) - 1 → (dest)<br>Z<br>00 0011 dfff ffff<br>Decrement register 'f'. If 'd' is 0,<br>the result is stored in the W<br>register. If 'd' is 1, the result is<br>stored back in register 'f'.<br>1<br>1<br>DECF CNT, 1<br>Before Instruction<br>CNT = 0x01                                               |
| Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Example | None<br>$\begin{array}{l} 00h \rightarrow WDT \\ 0 \rightarrow WDT \text{ prescaler,} \\ 1 \rightarrow \overline{TO} \\ 1 \rightarrow PD \\ \hline \overline{TO}, \overline{PD} \\ \hline \hline 00 & 0000 & 0110 & 0100 \\ \hline \end{array}$ CLRWDT instruction resets the<br>Watchdog Timer. It also resets the<br>prescaler of the WDT. STATUS<br>bits TO and PD are set.<br>1<br>1<br>CLRWDT<br>Before Instruction<br>WDT counter = ?<br>After Instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | DECF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Example | Decrement f[ label ] DECF f,d $0 \le f \le 127$ $d \in [0,1]$ (f) - 1 $\rightarrow$ (dest)Z000011dffffffDecrement register 'f'. If 'd' is 0,the result is stored in the Wregister. If 'd' is 1, the result isstored back in register 'f'.11DECFCNT, 1Before InstructionCNT $Z$ $=$ 0                                                                                                     |
| Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Example | None<br>$\begin{array}{c} 00h \rightarrow WDT \\ 0 \rightarrow WDT \ prescaler, \\ 1 \rightarrow TO \\ 1 \rightarrow PD \\ \hline TO, PD \\ \hline 00 & 0000 & 0110 & 0100 \\ \hline \\ CLRWDT \ instruction \ resets the \\ Watchdog \ Timer. It also resets the \\ prescaler \ of \ the \ WDT. \ STATUS \\ bits \ TO \ and \ PD \ are \ set. \\ 1 \\ 1 \\ \hline \\ CLRWDT \\ \hline \\ Before \ Instruction \\ \ WDT \ counter \ = \ ? \\ After \ Instruction \\ \ WDT \ counter \ = \ 0x00 \\ \hline \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DECF<br>Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Example | Decrement f[ label ] DECF f,d $0 \le f \le 127$ $d \in [0,1]$ (f) - 1 $\rightarrow$ (dest)Z $00$ $0011$ dffffffDecrement register 'f'. If 'd' is 0,the result is stored in the Wregister. If 'd' is 1, the result isstored back in register 'f'.11DECFCNT, 1Before InstructionCNTZ0After Instruction                                                                                     |
| Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Example | None<br>$\begin{array}{c} 00h \rightarrow WDT\\ 0 \rightarrow WDT \text{ prescaler,}\\ 1 \rightarrow \overline{TO}\\ 1 \rightarrow PD\\ \hline \overline{TO}, \overline{PD}\\ \hline \hline 00 & 0000 & 0110 & 0100\\ \hline \end{array}$ CLRWDT instruction resets the<br>Watchdog Timer. It also resets the<br>prescaler of the WDT. STATUS<br>bits $\overline{TO}$ and $\overline{PD}$ are set.<br>1<br>1<br>CLRWDT<br>Before Instruction<br>WDT counter = ?<br>After Instruction<br>WDT counter = 0<br>$\overline{TO}$ = 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | DECF<br>Syntax:<br>Operands:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles:<br>Example               | Decrement f[ label ] DECF f,d $0 \le f \le 127$ $d \in [0,1]$ (f) - 1 $\rightarrow$ (dest)Z000011dffffffDecrement register 'f'. If 'd' is 0,<br>the result is stored in the W<br>register. If 'd' is 1, the result is<br>stored back in register 'f'.11DECFCNT, 1Before Instruction<br>$Z = 0$ After Instruction<br>$CNT = 0x01$<br>$Z = 0$ After Instruction<br>$CNT = 0x00$<br>$Z = 1$ |

| SUBLW               | Subtract W from Literal                                                                                                      | SUBWF                     | Subtract W from f                                                                                                               |  |  |  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:             | [ <i>label</i> ] SUBLW k                                                                                                     | Syntax:                   | [ <i>label</i> ] SUBWF f,d                                                                                                      |  |  |  |
| Operands:           | $0 \le k \le 255$                                                                                                            | Operands:                 | $0 \le f \le 127$                                                                                                               |  |  |  |
| Operation:          | $k - (W) \rightarrow (W)$                                                                                                    |                           | d ∈ [0,1]                                                                                                                       |  |  |  |
| Status<br>Affected: | C, DC, Z                                                                                                                     | Operation:<br>Status      | (f) - (W) $\rightarrow$ (dest)<br>C, DC, Z                                                                                      |  |  |  |
| Encoding:           | 11 110x kkkk kkkk                                                                                                            | Affected:                 |                                                                                                                                 |  |  |  |
| Description:        | The W register is subtracted (2's complement method) from the eight bit literal 'k'. The result is placed in the W register. | Encoding:<br>Description: | 000010dfffffffSubtract (2's complement method)W register from register 'f'. If 'd' is 0,the result is stored in the W register. |  |  |  |
| Words:              | 1                                                                                                                            |                           | register 'f'.                                                                                                                   |  |  |  |
| Cycles:             | 1                                                                                                                            | Words:                    | 1                                                                                                                               |  |  |  |
| Example 1:          | SUBLW 0x02                                                                                                                   | Cycles:                   | 1                                                                                                                               |  |  |  |
|                     | Before Instruction                                                                                                           | Example 1:                | SUBWF REG1,1                                                                                                                    |  |  |  |
|                     | W = 1 $C = ?$                                                                                                                |                           | Before Instruction                                                                                                              |  |  |  |
|                     | After Instruction                                                                                                            |                           | REG1= 3                                                                                                                         |  |  |  |
|                     | W = 1                                                                                                                        |                           | W = 2<br>C = ?                                                                                                                  |  |  |  |
| Example 2:          | Before Instruction                                                                                                           |                           | After Instruction                                                                                                               |  |  |  |
| Example 2.          | W = 2 $C = ?$                                                                                                                |                           | REG1= 1<br>W = 2<br>C = 1; result is positive                                                                                   |  |  |  |
|                     | After Instruction                                                                                                            | Example 2:                | Before Instruction                                                                                                              |  |  |  |
|                     | W = 0<br>C = 1; result is zero                                                                                               |                           | REG1= 2<br>W = 2                                                                                                                |  |  |  |
| Example 3:          | Before Instruction                                                                                                           |                           | C = ?                                                                                                                           |  |  |  |
|                     | W = 3<br>C = ?                                                                                                               |                           | After Instruction<br>REG1= 0                                                                                                    |  |  |  |
|                     | After Instruction                                                                                                            |                           | W = 2                                                                                                                           |  |  |  |
|                     | W = 0xFF                                                                                                                     | Example 3                 | C = 1; result is zero<br>Before Instruction                                                                                     |  |  |  |
|                     | C – 0, result is negative                                                                                                    |                           | REG1= 1<br>W = 2<br>C = ?                                                                                                       |  |  |  |
|                     |                                                                                                                              |                           | After Instruction                                                                                                               |  |  |  |
|                     |                                                                                                                              |                           | REG1= 0xFF<br>W = 2<br>C = 0; result is negative                                                                                |  |  |  |

NOTES:

### 12.3 DC CHARACTERISTICS: PIC16CR62XA-04 (Commercial, Industrial, Extended) PIC16CR62XA-20 (Commercial, Industrial, Extended) PIC16LCR62XA-04 (Commercial, Industrial, Extended) (CONT.)

|              |                |                                        |                                                                                   | Standard Operating Conditions (unless otherwise stated) |       |         |                                                      |  |  |  |
|--------------|----------------|----------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------|-------|---------|------------------------------------------------------|--|--|--|
| PIC16C       | R62XA-(        | 04                                     | Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for industrial and |                                                         |       |         |                                                      |  |  |  |
| PIC16C       | R62XA-2        | 20                                     | $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial and                         |                                                         |       |         |                                                      |  |  |  |
|              |                |                                        |                                                                                   |                                                         |       | -4      | $0^{\circ}C \leq TA \leq +125^{\circ}C$ for extended |  |  |  |
|              |                |                                        | Stand                                                                             | Standard Operating Conditions (unless otherwise stated) |       |         |                                                      |  |  |  |
|              |                |                                        | Opera                                                                             | ting ten                                                | nerat | ure -4  | $0^{\circ}$ C < TA < +85°C for industrial and        |  |  |  |
| PIC16L0      | CR62XA         | 04                                     | opora                                                                             | ling ton                                                | porat |         | $0^{\circ}$ C < TA < +70°C for commercial and        |  |  |  |
|              |                |                                        |                                                                                   |                                                         |       | -40     | $1^{\circ}$ C < TA < +125°C for extended             |  |  |  |
| Dorom        | Sum            | Characteristic                         | Min                                                                               | Tunt                                                    | Mox   | Unito   |                                                      |  |  |  |
| No           | Sym            | Characteristic                         | IVIIII                                                                            | турт                                                    | wax   | Units   | conditions                                           |  |  |  |
| NU.          | 1              | (2)                                    |                                                                                   |                                                         | 050   |         |                                                      |  |  |  |
| D020         | IPD            | Power-down Current <sup>(3)</sup>      |                                                                                   | 200                                                     | 950   | nA      | VDD = 3.0V                                           |  |  |  |
|              |                |                                        |                                                                                   | 0.400                                                   | 1.0   | μΑ      |                                                      |  |  |  |
|              |                |                                        |                                                                                   | 0.600                                                   | 2.2   | μΑ      | VDD - 5.5V                                           |  |  |  |
| Daga         | 1              | - (0)                                  | _                                                                                 | 5.0                                                     | 9.0   | μΑ      | VDD – 5.5V Extended Temp.                            |  |  |  |
| D020         | IPD            | Power-down Current <sup>(3)</sup>      | _                                                                                 | 200                                                     | 850   | nA      | VDD = 2.5V                                           |  |  |  |
|              |                |                                        |                                                                                   | 200                                                     | 950   | nA<br>A | $VDD = 3.0V^{*}$                                     |  |  |  |
|              |                |                                        |                                                                                   | 0.600                                                   | 2.2   | μΑ      | VDD = 5.5V                                           |  |  |  |
| <b>D</b> aga |                | (5)                                    |                                                                                   | 5.0                                                     | 9.0   | μΑ      |                                                      |  |  |  |
| D022         | $\Delta$ IWDT  | WD1 Current <sup>(3)</sup>             |                                                                                   | 6.0                                                     | 10    | μA      | VDD=4.0V                                             |  |  |  |
| D0004        | 415.05         | Decours out Decot Quere at(5)          |                                                                                   | 75                                                      | 12    | μΑ      | $\frac{(125^{\circ}C)}{C}$                           |  |  |  |
| DUZZA        |                | Brown-out Reset Current(*)             |                                                                                   | 75                                                      | 125   | μΑ      | BOD enabled, $VDD = 5.0V$                            |  |  |  |
| D023         |                | Comparator Current for each            |                                                                                   | 30                                                      | 60    | μΑ      | VDD = 4.0V                                           |  |  |  |
| 00234        |                | Vere Current <sup>(5)</sup>            |                                                                                   | 80                                                      | 125   |         |                                                      |  |  |  |
| DOZJA        |                | WDT Current <sup>(5)</sup>             |                                                                                   | 00                                                      | 100   | μΑ      | VDD = 4.0V                                           |  |  |  |
| D022         |                | wDT Current(**                         |                                                                                   | 6.0                                                     | 10    | μΑ      | VDD-4.0V<br>(125°C)                                  |  |  |  |
| 00224        |                | Brown out Posot Current <sup>(5)</sup> |                                                                                   | 75                                                      | 12    | μΑ      | $\frac{(125)}{125}$ C)                               |  |  |  |
| D022A        |                | Comparator Current for each            |                                                                                   | 30                                                      | 60    | μΑ      | $V_{DD} = 4.0V$                                      |  |  |  |
| 0025         |                | Comparator <sup>(5)</sup>              |                                                                                   | 50                                                      | 00    | μΛ      | VDD - 4.0V                                           |  |  |  |
| D023A        | $\Delta$ IVREF | VREF Current <sup>(5)</sup>            |                                                                                   | 80                                                      | 135   | μA      | VDD = 4.0V                                           |  |  |  |
| 1A           | Fosc           | LP Oscillator Operating Frequency      | 0                                                                                 | _                                                       | 200   | kHz     | All temperatures                                     |  |  |  |
|              |                | RC Oscillator Operating Frequency      | 0                                                                                 |                                                         | 4     | MHz     | All temperatures                                     |  |  |  |
|              |                | XT Oscillator Operating Frequency      | 0                                                                                 |                                                         | 4     | MHz     | All temperatures                                     |  |  |  |
|              |                | HS Oscillator Operating Frequency      | 0                                                                                 |                                                         | 20    | MHz     | All temperatures                                     |  |  |  |
| 1A           | Fosc           | LP Oscillator Operating Frequency      | 0                                                                                 |                                                         | 200   | kHz     | All temperatures                                     |  |  |  |
|              |                | RC Oscillator Operating Frequency      | 0                                                                                 |                                                         | 4     | MHz     | All temperatures                                     |  |  |  |
|              |                | XT Oscillator Operating Frequency      | 0                                                                                 | —                                                       | 4     | MHz     | All temperatures                                     |  |  |  |
|              |                | HS Oscillator Operating Frequency      | 0                                                                                 | —                                                       | 20    | MHz     | All temperatures                                     |  |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD,

MCLR = VDD; WDT enabled/disabled as specified.

3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss.

4: For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ.

5: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

6: Commercial temperature range only.

## PIC16C62X

### 12.4 DC Characteristics: PIC16C62X/C62XA/CR62XA (Commercial, Industrial, Extended) PIC16LC62X/LC62XA/LCR62XA (Commercial, Industrial, Extended)

| PIC16C62X/C62XA/CR62XA    |     |                                           |                            | r <b>d Ope</b><br>ng tem                                                                                                                                                                                                                                          | rating Co<br>perature | ondition<br>-40°C<br>0°C<br>-40°C | The second second system is the second seco |  |
|---------------------------|-----|-------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PIC16LC62X/LC62XA/LCR62XA |     |                                           | <b>Standa</b><br>Operatir  | Standard Operating Conditions (unless otherwise stat<br>Departing temperature $-40^{\circ}$ C $\leq TA \leq +85^{\circ}$ C for industria<br>$0^{\circ}$ C $\leq TA \leq +70^{\circ}$ C for commercial<br>$-40^{\circ}$ C $\leq TA \leq +125^{\circ}$ C for extend |                       |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Param.<br>No.             | Sym | Characteristic                            | Min                        | Тур†                                                                                                                                                                                                                                                              | Мах                   | Units                             | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|                           | VIL | Input Low Voltage                         |                            |                                                                                                                                                                                                                                                                   |                       |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                           |     | I/O ports                                 |                            |                                                                                                                                                                                                                                                                   |                       |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| D030                      |     | with TTL buffer                           | Vss                        | —                                                                                                                                                                                                                                                                 | 0.8V<br>0.15 VDD      | V                                 | VDD = 4.5V to 5.5V<br>otherwise                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| D031                      |     | with Schmitt Trigger input                | Vss                        |                                                                                                                                                                                                                                                                   | 0.2 VDD               | V                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| D032                      |     | MCLR, RA4/T0CKI,OSC1 (in RC mode)         | Vss                        | —                                                                                                                                                                                                                                                                 | 0.2 VDD               | V                                 | (Note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| D033                      |     | OSC1 (in XT and HS)                       | Vss                        | —                                                                                                                                                                                                                                                                 | 0.3 VDD               | V                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                           |     | OSC1 (in LP)                              | Vss                        | —                                                                                                                                                                                                                                                                 | 0.6 Vdd-<br>1.0       | V                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                           | VIL | Input Low Voltage                         |                            |                                                                                                                                                                                                                                                                   |                       |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                           |     | I/O ports                                 |                            |                                                                                                                                                                                                                                                                   |                       |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| D030                      |     | with TTL buffer                           | Vss                        | -                                                                                                                                                                                                                                                                 | 0.8V<br>0.15 VDD      | V                                 | VDD = 4.5V to 5.5V<br>otherwise                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| D031                      |     | with Schmitt Trigger input                | Vss                        | —                                                                                                                                                                                                                                                                 | 0.2 VDD               | V                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| D032                      |     | MCLR, RA4/T0CKI,OSC1 (in RC mode)         | Vss                        | —                                                                                                                                                                                                                                                                 | 0.2 VDD               | V                                 | (Note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| D033                      |     | OSC1 (in XT and HS)                       | Vss                        | —                                                                                                                                                                                                                                                                 | 0.3 VDD               | V                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                           |     | OSC1 (in LP)                              | Vss                        | —                                                                                                                                                                                                                                                                 | 0.6 Vdd-<br>1.0       | V                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                           | Vih | Input High Voltage                        |                            |                                                                                                                                                                                                                                                                   |                       |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                           |     | I/O ports                                 |                            |                                                                                                                                                                                                                                                                   |                       |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| D040                      |     | with TTL buffer                           | 2.0V<br>0.25 VDD<br>+ 0.8V | _                                                                                                                                                                                                                                                                 | Vdd<br>Vdd            | V                                 | VDD = 4.5V to 5.5V<br>otherwise                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| D041                      |     | with Schmitt Trigger input                | 0.8 Vdd                    | _                                                                                                                                                                                                                                                                 | VDD                   |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| D042                      |     | MCLR RA4/T0CKI                            | 0.8 Vdd                    | _                                                                                                                                                                                                                                                                 | Vdd                   | V                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| D043<br>D043A             |     | OSC1 (XT, HS and LP)<br>OSC1 (in RC mode) | 0.7 Vdd<br>0.9 Vdd         | —                                                                                                                                                                                                                                                                 | Vdd                   | V                                 | (Note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** In RC oscillator configuration, the OSC1 pin is a Schmitt Trigger input. It is not recommended that the PIC16C62X(A) be driven with external clock in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as coming out of the pin.

#### 12.4 DC Characteristics: PIC16C62X/C62XA/CR62XA (Commercial, Industrial, Extended) PIC16LC62X/LC62XA/LCR62XA (Commercial, Industrial, Extended) (CONT.)

| PIC16C                    | <b>Standar</b><br>Operatir | r <b>d Ope</b><br>ng temp                                           | rating<br>peratur          | <b>Condit</b><br>re -40°<br>0°<br>-40°               | ions (unless otherwise stated)<br>$C \leq TA \leq +85^{\circ}C$ for industrial and<br>$C \leq TA \leq +70^{\circ}C$ for commercial and<br>$C \leq TA \leq +125^{\circ}C$ for extended |       |                                                                                                 |  |  |
|---------------------------|----------------------------|---------------------------------------------------------------------|----------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------|--|--|
| PIC16LC62X/LC62XA/LCR62XA |                            |                                                                     | <b>Standaı</b><br>Operatir | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                                                                                                                                                                                       |       |                                                                                                 |  |  |
| Param.<br>No.             | Sym                        | Characteristic                                                      | Min                        | Тур†                                                 | Мах                                                                                                                                                                                   | Units | Conditions                                                                                      |  |  |
| D040                      | Vih                        | Input High Voltage<br>I/O ports<br>with TTL buffer                  | 2.0V                       | _                                                    | 1/22                                                                                                                                                                                  | V     | VDD = 4.5V to 5.5V                                                                              |  |  |
| D041                      |                            | with Schmitt Trigger input                                          | 0.25 VDD<br>+ 0.8V         |                                                      | VDD<br>VDD                                                                                                                                                                            |       | otherwise                                                                                       |  |  |
| D041                      |                            |                                                                     | 0.8 VDD                    | _                                                    | VDD                                                                                                                                                                                   | v     |                                                                                                 |  |  |
| D043<br>D043A             |                            | OSC1 (XT, HS and LP)<br>OSC1 (in RC mode)                           | 0.7 Vdd<br>0.9 Vdd         | —                                                    | VDD                                                                                                                                                                                   | V     | (Note 1)                                                                                        |  |  |
| D070                      | IPURB                      | PORTB weak pull-up current                                          | 50                         | 200                                                  | 400                                                                                                                                                                                   | μA    | VDD = 5.0V, VPIN = VSS                                                                          |  |  |
| D070                      | IPURB                      | PORTB weak pull-up current                                          | 50                         | 200                                                  | 400                                                                                                                                                                                   | μA    | VDD = 5.0V, VPIN = VSS                                                                          |  |  |
|                           | lı∟                        | Input Leakage Current <sup>(2, 3)</sup><br>I/O ports (Except PORTA) |                            |                                                      | ±1.0                                                                                                                                                                                  | μA    | Vss $\leq$ VPIN $\leq$ VDD, pin at hi-impedance                                                 |  |  |
| D060                      |                            | PORTA                                                               | _                          | _                                                    | ±0.5                                                                                                                                                                                  | μA    | Vss $\leq$ VPIN $\leq$ VDD, pin at hi-impedance                                                 |  |  |
| D061                      |                            | RA4/T0CKI                                                           | _                          | _                                                    | ±1.0                                                                                                                                                                                  | μA    | $Vss \leq V \text{PIN} \leq V \text{DD}$                                                        |  |  |
| D063                      |                            | OSC1, MCLR                                                          |                            |                                                      | ±5.0                                                                                                                                                                                  | μΑ    | Vss $\leq$ VPIN $\leq$ VDD, XT, HS and LP osc configuration                                     |  |  |
|                           | lı∟                        | Input Leakage Current <sup>(2, 3)</sup>                             |                            |                                                      |                                                                                                                                                                                       |       |                                                                                                 |  |  |
|                           |                            |                                                                     |                            |                                                      | ±1.0                                                                                                                                                                                  | μΑ    | $Vss \leq V PIN \leq V DD, \ pin \ at \ hi\text{-impedance}$                                    |  |  |
| D060                      |                            | PORTA                                                               | —                          | —                                                    | ±0.5                                                                                                                                                                                  | μA    | $Vss \le VPIN \le VDD$ , pin at hi-impedance                                                    |  |  |
| D061                      |                            | RA4/T0CKI                                                           | —                          | —                                                    | ±1.0                                                                                                                                                                                  | μA    | $Vss \leq V \text{PIN} \leq V \text{DD}$                                                        |  |  |
| D063                      |                            | OSC1, MCLR                                                          | -                          |                                                      | ±5.0                                                                                                                                                                                  | μA    | Vss $\leq$ VPIN $\leq$ VDD, XT, HS and LP osc configuration                                     |  |  |
|                           | Vol                        | Output Low Voltage                                                  |                            |                                                      |                                                                                                                                                                                       |       |                                                                                                 |  |  |
| D080                      |                            | I/O ports                                                           | —                          | —                                                    | 0.6                                                                                                                                                                                   | V     | $IOL = 8.5 \text{ mA}, \text{ VDD} = 4.5 \text{V}, -40^{\circ} \text{ to } +85^{\circ}\text{C}$ |  |  |
|                           |                            |                                                                     | —                          | —                                                    | 0.6                                                                                                                                                                                   | V     | IOL = 7.0 mA, VDD = 4.5V, +125°C                                                                |  |  |
| D083                      |                            | OSC2/CLKOUT (RC only)                                               | —                          | —                                                    | 0.6                                                                                                                                                                                   | V     | $IOL = 1.6 \text{ mA}, \text{ VDD} = 4.5 \text{V}, -40^{\circ} \text{ to } +85^{\circ}\text{C}$ |  |  |
|                           |                            |                                                                     | _                          | —                                                    | 0.6                                                                                                                                                                                   | V     | Iol = 1.2 mA, VDD = 4.5V, +125°C                                                                |  |  |

These parameters are characterized but not tested.

Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not t tested.

Note 1: In RC oscillator configuration, the OSC1 pin is a Schmitt Trigger input. It is not recommended that the PIC16C62X(A) be driven with external clock in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

**3:** Negative current is defined as coming out of the pin.

### TABLE 12-1: COMPARATOR SPECIFICATIONS

Operating Conditions: VDD range as described in Table 12-1, -40°C<TA<+125°C. Current consumption is specified in Table 12-1.

| Characteristics                        | Sym | Min  | Тур   | Мах          | Units    | Comments                   |
|----------------------------------------|-----|------|-------|--------------|----------|----------------------------|
| Input offset voltage                   |     |      | ± 5.0 | ± 10         | mV       |                            |
| Input common mode voltage              |     | 0    |       | Vdd - 1.5    | V        |                            |
| CMRR                                   |     | +55* |       |              | δβ       |                            |
| Response Time <sup>(1)</sup>           |     |      | 150*  | 400*<br>600* | ns<br>ns | PIC16C62X(A)<br>PIC16LC62X |
| Comparator mode change to output valid |     |      |       | 10*          | μS       |                            |

\* These parameters are characterized but not tested.

**Note 1:** Response time measured with one comparator input at (VDD - 1.5)/2, while the other input transitions from Vss to VDD.

### TABLE 12-2: VOLTAGE REFERENCE SPECIFICATIONS

Operating Conditions:VDD range as described in Table 12-1, -40°C<TA<+125°C. Current consumption is specified in Table 12-1.

| Characteristics                                                                                                                                        | Sym | Min | Тур              | Мах                          | Units      | Comments                                |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------------------|------------------------------|------------|-----------------------------------------|--|
| Resolution                                                                                                                                             |     |     | Vdd/24<br>Vdd/32 |                              | LSB<br>LSB | Low Range (VRR=1)<br>High Range (VRR=0) |  |
| Absolute Accuracy                                                                                                                                      |     |     |                  | <u>+</u> 1/4<br><u>+</u> 1/2 | LSB<br>LSB | Low Range (VRR=1)<br>High Range (VRR=0) |  |
| Unit Resistor Value (R)                                                                                                                                |     |     | 2K*              |                              | Ω          | Figure 8-1                              |  |
| Settling Time <sup>(1)</sup>                                                                                                                           |     |     |                  | 10*                          | μs         |                                         |  |
| * These parameters are characterized but not tested.<br><b>Note 1:</b> Settling time measured while VRR = 1 and VR<3:0> transitions from 0000 to 1111. |     |     |                  |                              |            |                                         |  |

DS30235J-page 102

# PIC16C62X



## FIGURE 12-14: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING



#### FIGURE 12-15: BROWN-OUT RESET TIMING



## TABLE 12-5:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP<br/>TIMER REQUIREMENTS

| Parameter<br>No. | Sym   | Characteristic                                   | Min  | Тур†      | Max  | Units | Conditions                       |
|------------------|-------|--------------------------------------------------|------|-----------|------|-------|----------------------------------|
| 30               | TmcL  | MCLR Pulse Width (low)                           | 2000 | —         |      | ns    | -40° to +85°C                    |
| 31               | Twdt  | Watchdog Timer Time-out Period<br>(No Prescaler) | 7*   | 18        | 33*  | ms    | VDD = 5.0V, -40° to +85°C        |
| 32               | Tost  | Oscillation Start-up Timer Period                | _    | 1024 Tosc | _    | _     | Tosc = OSC1 period               |
| 33               | Tpwrt | Power-up Timer Period                            | 28*  | 72        | 132* | ms    | VDD = 5.0V, -40° to +85°C        |
| 34               | Tioz  | I/O hi-impedance from MCLR low                   |      | —         | 2.0  | μs    |                                  |
| 35               | TBOR  | Brown-out Reset Pulse Width                      | 100* | _         |      | μs    | $3.7V \leq V\text{DD} \leq 4.3V$ |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.

## 18-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)







|                          | Units IN |      |      |      | N     | MILLIMETERS |       |  |
|--------------------------|----------|------|------|------|-------|-------------|-------|--|
| Dimension                | Limits   | MIN  | NOM  | MAX  | MIN   | NOM         | MAX   |  |
| Number of Pins           | n        |      | 18   |      |       | 18          |       |  |
| Pitch                    | р        |      | .050 |      |       | 1.27        |       |  |
| Overall Height           | А        | .093 | .099 | .104 | 2.36  | 2.50        | 2.64  |  |
| Molded Package Thickness | A2       | .088 | .091 | .094 | 2.24  | 2.31        | 2.39  |  |
| Standoff §               | A1       | .004 | .008 | .012 | 0.10  | 0.20        | 0.30  |  |
| Overall Width            | E        | .394 | .407 | .420 | 10.01 | 10.34       | 10.67 |  |
| Molded Package Width     | E1       | .291 | .295 | .299 | 7.39  | 7.49        | 7.59  |  |
| Overall Length           | D        | .446 | .454 | .462 | 11.33 | 11.53       | 11.73 |  |
| Chamfer Distance         | h        | .010 | .020 | .029 | 0.25  | 0.50        | 0.74  |  |
| Foot Length              | L        | .016 | .033 | .050 | 0.41  | 0.84        | 1.27  |  |
| Foot Angle               | ф        | 0    | 4    | 8    | 0     | 4           | 8     |  |
| Lead Thickness           | С        | .009 | .011 | .012 | 0.23  | 0.27        | 0.30  |  |
| Lead Width               | В        | .014 | .017 | .020 | 0.36  | 0.42        | 0.51  |  |
| Mold Draft Angle Top     | α        | 0    | 12   | 15   | 0     | 12          | 15    |  |
| Mold Draft Angle Bottom  | β        | 0    | 12   | 15   | 0     | 12          | 15    |  |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013

Drawing No. C04-051

# PIC16C62X

| N                                         |
|-------------------------------------------|
| NOP Instruction                           |
| 0                                         |
| One-Time-Programmable (OTP) Devices7      |
| OPTION Instruction                        |
| OPTION Register                           |
| Oscillator Configurations                 |
| Oscillator Start-up Timer (OST)50         |
| Р                                         |
| Package Marking Information               |
| Packaging Information                     |
| PCL and PCLATH                            |
| PCON Register                             |
| PICkit 1 FLASH Starter Kit79              |
| PICSTART Plus Development Programmer77    |
| PIE1 Register                             |
| PIR1 Register                             |
| Port RB Interrupt                         |
| PORTA                                     |
| PORTB                                     |
| Power Control/Status Register (PCON)      |
| Power-Down Mode (SLEEP)                   |
| Power-On Reset (POR)                      |
| Power-up Timer (PWRT)                     |
| Prescaler                                 |
| PRO MATE II Universal Device Programmer   |
| Program Memory Organization               |
| Q                                         |
| Quick-Turnaround-Production (QTP) Devices |
| R                                         |
| RC Oscillator                             |
| Reset49                                   |
| RETFIE Instruction70                      |
| RETLW Instruction70                       |
| RETURN Instruction70                      |
| RLF Instruction71                         |
| RRF Instruction71                         |
| S                                         |

| 0                                                |         |
|--------------------------------------------------|---------|
| Serialized Quick-Turnaround-Production (SQTP) De | vices 7 |
| SLEEP Instruction                                | 71      |
| Software Simulator (MPLAB SIM)                   | 76      |
| Software Simulator (MPLAB SIM30)                 | 76      |
| Special Features of the CPU                      | 45      |
| Special Function Registers                       | 17      |
| Stack                                            | 23      |
| Status Register                                  | 18      |
| SUBLW Instruction                                | 72      |
| SUBWF Instruction                                | 72      |
| SWAPF Instruction                                | 73      |
|                                                  |         |

### Т

| Timer0                             |    |
|------------------------------------|----|
| TIMER0                             |    |
| TIMER0 (TMR0) Interrupt            |    |
| TIMER0 (TMR0) Module               |    |
| TMR0 with External Clock           |    |
| Timer1                             |    |
| Switching Prescaler Assignment     | 35 |
| Timing Diagrams and Specifications |    |
| TMR0 Interrupt                     |    |
| TRIS Instruction                   | 73 |
| TRISA                              | 25 |
| TRISB                              |    |
|                                    |    |

## v

| Voltage Reference Module<br>VRCON Register | 43<br>43 |
|--------------------------------------------|----------|
| W                                          |          |
| Watchdog Timer (WDT)                       | . 58     |
| WWW, On-Line Support                       | 3        |
| X                                          |          |
| XORLW Instruction                          | . 73     |
| XORWF Instruction                          | .73      |