# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                              |
|----------------------------|------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                     |
| Core Processor             | PIC                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 4MHz                                                                         |
| Connectivity               | -                                                                            |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                             |
| Number of I/O              | 13                                                                           |
| Program Memory Size        | 896B (512 x 14)                                                              |
| Program Memory Type        | ОТР                                                                          |
| EEPROM Size                | -                                                                            |
| RAM Size                   | 80 × 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 6V                                                                    |
| Data Converters            | -                                                                            |
| Oscillator Type            | External                                                                     |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                               |
| Supplier Device Package    | 20-SSOP                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc620t-04e-ss |
|                            |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, KEELOQ, MPLAB, PIC, PICmicro, PICSTART, PRO MATE and PowerSmart are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, microID, MXDEV, MXLAB, PICMASTER, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Accuron, Application Maestro, dsPIC, dsPICDEM, dsPICDEM.net, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, microPort, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, PICC, PICkit, PICDEM, PICDEM.net, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPIC, Select Mode, SmartSensor, SmartShunt, SmartTel and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

Serialized Quick Turn Programming (SQTP) is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2003, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999 and Mountain View, California in March 2002. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELoQ® code hopping devices, Serial EEPROMs, microperipherals, non-volatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.



|             |                                        | PIC16C620 <sup>(3)</sup>            | PIC16C620A <sup>(1)(4)</sup>        | PIC16CR620A <sup>(2)</sup>          | PIC16C621 <sup>(3)</sup>            | PIC16C621A <sup>(1)(4)</sup>        | PIC16C622 <sup>(3)</sup>            | PIC16C622A <sup>(1)(4)</sup>        |
|-------------|----------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| Clock       | Maximum Frequency of Operation (MHz)   | 20                                  | 40                                  | 20                                  | 20                                  | 40                                  | 20                                  | 40                                  |
| Memory      | EPROM Program<br>Memory<br>(x14 words) | 512                                 | 512                                 | 512                                 | 1K                                  | 1K                                  | 2К                                  | 2К                                  |
|             | Data Memory (bytes)                    | 80                                  | 96                                  | 96                                  | 80                                  | 96                                  | 128                                 | 128                                 |
| Peripherals | Timer Module(s)                        | TMR0                                | TMR0                                | TMRO                                | TMR0                                | TMR0                                | TMR0                                | TMR0                                |
|             | Comparators(s)                         | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   | 2                                   |
|             | Internal Reference<br>Voltage          | Yes                                 |
| Features    | Interrupt Sources                      | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   | 4                                   |
|             | I/O Pins                               | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  | 13                                  |
|             | Voltage Range (Volts)                  | 2.5-6.0                             | 2.7-5.5                             | 2.5-5.5                             | 2.5-6.0                             | 2.7-5.5                             | 2.5-6.0                             | 2.7-5.5                             |
|             | Brown-out Reset                        | Yes                                 |
|             | Packages                               | 18-pin DIP,<br>SOIC;<br>20-pin SSOP |

# TABLE 1-1: PIC16C62X FAMILY OF DEVICES

All PICmicro<sup>®</sup> Family devices have Power-on Reset, selectable Watchdog Timer, selectable code protect and high I/O current capability. All PIC16C62X Family devices use serial programming with clock pin RB6 and data pin RB7.

**Note 1:** If you change from this device to another device, please verify oscillator characteristics in your application.

2: For ROM parts, operation from 2.0V - 2.5V will require the PIC16LCR62XA parts.

**3:** For OTP parts, operation from 2.5V - 3.0V will require the PIC16LC62X part.

4: For OTP parts, operation from 2.7V - 3.0V will require the PIC16LC62XA part.

# 2.0 PIC16C62X DEVICE VARIETIES

A variety of frequency ranges and packaging options are available. Depending on application and production requirements, the proper device option can be selected using the information in the PIC16C62X Product Identification System section at the end of this data sheet. When placing orders, please use this page of the data sheet to specify the correct part number.

# 2.1 UV Erasable Devices

The UV erasable version, offered in CERDIP package, is optimal for prototype development and pilot programs. This version can be erased and reprogrammed to any of the Oscillator modes.

Microchip's PICSTART<sup>®</sup> and PRO MATE<sup>®</sup> programmers both support programming of the PIC16C62X.

Note: Microchip does not recommend code protecting windowed devices.

## 2.2 One-Time-Programmable (OTP) Devices

The availability of OTP devices is especially useful for customers who need the flexibility for frequent code updates and small volume applications. In addition to the program memory, the configuration bits must also be programmed.

# 2.3 Quick-Turnaround-Production (QTP) Devices

Microchip offers a QTP programming service for factory production orders. This service is made available for users who chose not to program a medium to high quantity of units and whose code patterns have stabilized. The devices are identical to the OTP devices, but with all EPROM locations and configuration options already programmed by the factory. Certain code and prototype verification procedures apply before production shipments are available. Please contact your Microchip Technology sales office for more details.

# 2.4 Serialized Quick-Turnaround-Production<sup>sm</sup> (SQTP<sup>sm</sup>) Devices

Microchip offers a unique programming service where a few user-defined locations in each device are programmed with different serial numbers. The serial numbers may be random, pseudo-random or sequential.

Serial programming allows each device to have a unique number, which can serve as an entry-code, password or ID number.

## 4.4 Indirect Addressing, INDF and FSR Registers

The INDF register is not a physical register. Addressing the INDF register will cause indirect addressing.

Indirect addressing is possible by using the INDF register. Any instruction using the INDF register actually accesses data pointed to by the File Select Register (FSR). Reading INDF itself indirectly will produce 00h. Writing to the INDF register indirectly results in a no-operation (although STATUS bits may be affected). An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 4-9. However, IRP is not used in the PIC16C62X.

A simple program to clear RAM location 20h-7Fh using indirect addressing is shown in Example 4-1.

| EXAN  | IPLE 4- | 1: INC | DIRECT ADDRESSING    |
|-------|---------|--------|----------------------|
|       | movlw   | 0x20   | ;initialize pointer  |
|       | movwf   | FSR    | ;to RAM              |
| NEXT  | clrf    | INDF   | ;clear INDF register |
|       | incf    | FSR    | ;inc pointer         |
|       | btfss   | FSR,7  | ;all done?           |
|       | goto    | NEXT   | ;no clear next       |
|       |         |        | ;yes continue        |
| CONTI | NUE:    |        |                      |
|       |         |        |                      |

# FIGURE 4-9: DIRECT/INDIRECT ADDRESSING PIC16C62X



# 7.0 COMPARATOR MODULE

The comparator module contains two analog comparators. The inputs to the comparators are multiplexed with the RA0 through RA3 pins. The On-Chip Voltage Reference (Section 8.0) can also be an input to the comparators.

The CMCON register, shown in Register 7-1, controls the comparator input and output multiplexers. A block diagram of the comparator is shown in Figure 7-1.

# REGISTER 7-1: CMCON REGISTER (ADDRESS 1Fh)

|         |                   |                                 | <b>(</b> | ,   |       |       |       |       |
|---------|-------------------|---------------------------------|----------|-----|-------|-------|-------|-------|
|         | R-0               | R-0                             | U-0      | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|         | C2OUT             | C10UT                           | —        | —   | CIS   | CM2   | CM1   | CM0   |
|         | bit 7             |                                 |          |     |       |       |       | bit 0 |
|         |                   |                                 |          |     |       |       |       |       |
| bit 7   | <b>C2OUT</b> : Co | omparator 2                     | output   |     |       |       |       |       |
|         | 1 = C2 VIN        | + > C2 VIN-                     |          |     |       |       |       |       |
|         | 0 = C2 VIN        | + < C2 VIN-                     |          |     |       |       |       |       |
| bit 6   | <b>C1OUT</b> : Co | omparator 1                     | output   |     |       |       |       |       |
|         | 1 = C1 VIN        | + > C1 VIN-                     |          |     |       |       |       |       |
|         | 0 = C1 VIN        | + < C1 VIN-                     |          |     |       |       |       |       |
| bit 5-4 | Unimplem          | ented: Read                     | d as '0' |     |       |       |       |       |
| bit 3   | CIS: Comp         | arator Input                    | Switch   |     |       |       |       |       |
|         | When CM<          | <2:0>: = 001                    | :        |     |       |       |       |       |
|         | 1 = C1 VIN-       | - connects to                   | o RA3    |     |       |       |       |       |
|         | 0 = C1 VIN        | - connects to                   | o RA0    |     |       |       |       |       |
|         | When CM<          | <2:0> = 010:                    |          |     |       |       |       |       |
|         |                   | <ul> <li>connects to</li> </ul> |          |     |       |       |       |       |
|         |                   | I- connects t                   |          |     |       |       |       |       |
|         |                   | - connects to                   |          |     |       |       |       |       |
|         | C2 VIN            | I- connects t                   | 0 RA1    |     |       |       |       |       |
| bit 2-0 | CM<2:0>:          | Comparator                      | mode.    |     |       |       |       |       |
|         |                   |                                 |          |     |       |       |       |       |
|         | Legend:           |                                 |          |     |       |       |       |       |

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

### EXAMPLE 8-1: VOLTAGE REFERENCE CONFIGURATION

| MOVLW | 0x02        | ; | 4 Inputs Muxed |
|-------|-------------|---|----------------|
| MOVWF | CMCON       | ; | to 2 comps.    |
| BSF   | STATUS, RPO | ; | go to Bank 1   |
| MOVLW | 0x0F        | ; | RA3-RA0 are    |
| MOVWF | TRISA       | ; | inputs         |
| MOVLW | 0xA6        | ; | enable VREF    |
| MOVWF | VRCON       | ; | low range      |
|       |             | ; | set VR<3:0>=6  |
| BCF   | STATUS, RPO | ; | go to Bank O   |
| CALL  | DELAY10     | ; | 10µs delay     |

# 8.2 Voltage Reference Accuracy/Error

The full range of VSS to VDD cannot be realized due to the construction of the module. The transistors on the top and bottom of the resistor ladder network (Figure 8-1) keep VREF from approaching VSS or VDD. The voltage reference is VDD derived and therefore, the VREF output changes with fluctuations in VDD. The tested absolute accuracy of the voltage reference can be found in Table 12-2.

# 8.3 Operation During SLEEP

When the device wakes up from SLEEP through an interrupt or a Watchdog Timer time-out, the contents of the VRCON register are not affected. To minimize current consumption in SLEEP mode, the voltage reference should be disabled.

# 8.4 Effects of a RESET

A device RESET disables the voltage reference by clearing bit VREN (VRCON<7>). This reset also disconnects the reference from the RA2 pin by clearing bit VROE (VRCON<6>) and selects the high voltage range by clearing bit VRR (VRCON<5>). The VREF value select bits, VRCON<3:0>, are also cleared.

# 8.5 Connection Considerations

The voltage reference module operates independently of the comparator module. The output of the reference generator may be connected to the RA2 pin if the TRISA<2> bit is set and the VROE bit, VRCON<6>, is set. Enabling the voltage reference output onto the RA2 pin with an input signal present will increase current consumption. Connecting RA2 as a digital output with VREF enabled will also increase current consumption.

The RA2 pin can be used as a simple D/A output with limited drive capability. Due to the limited drive capability, a buffer must be used in conjunction with the voltage reference output for external connections to VREF. Figure 8-2 shows an example buffering technique.

# FIGURE 8-2: VOLTAGE REFERENCE OUTPUT BUFFER EXAMPLE

## TABLE 8-1: REGISTERS ASSOCIATED WITH VOLTAGE REFERENCE

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value On<br>POR | Value On<br>All Other<br>RESETS |
|---------|-------|-------|-------|-------|--------|--------|--------|--------|--------|-----------------|---------------------------------|
| 9Fh     | VRCON | VREN  | VROE  | VRR   | _      | VR3    | VR2    | VR1    | VR0    | 000- 0000       | 000- 0000                       |
| 1Fh     | CMCON | C2OUT | C1OUT | _     | -      | CIS    | CM2    | CM1    | CM0    | 00 0000         | 00 0000                         |
| 85h     | TRISA | _     |       |       | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1 1111          | 1 1111                          |

**Note:** - = Unimplemented, read as "0"

| RETFIE           | Return from Interrupt                                                                                                                                                                                                |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] RETFIE                                                                                                                                                                                                       |
| Operands:        | None                                                                                                                                                                                                                 |
| Operation:       | $TOS \rightarrow PC$ ,<br>1 $\rightarrow GIE$                                                                                                                                                                        |
| Status Affected: | None                                                                                                                                                                                                                 |
| Encoding:        | 00 0000 0000 1001                                                                                                                                                                                                    |
| Description:     | Return from Interrupt. Stack is<br>POPed and Top of Stack (TOS) is<br>loaded in the PC. Interrupts are<br>enabled by setting Global<br>Interrupt Enable bit, GIE<br>(INTCON<7>). This is a two-cycle<br>instruction. |
| Words:           | 1                                                                                                                                                                                                                    |
| Cycles:          | 2                                                                                                                                                                                                                    |
| Example          | RETFIE                                                                                                                                                                                                               |
|                  | After Interrupt<br>PC = TOS<br>GIE = 1                                                                                                                                                                               |

| RETLW            | Return with Literal in W                                                                                                                                                                                                  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] RETLW k                                                                                                                                                                                                  |
| Operands:        | $0 \leq k \leq 255$                                                                                                                                                                                                       |
| Operation:       | $k \rightarrow (W);$<br>TOS $\rightarrow PC$                                                                                                                                                                              |
| Status Affected: | None                                                                                                                                                                                                                      |
| Encoding:        | 11 01xx kkkk kkkk                                                                                                                                                                                                         |
| Description:     | The W register is loaded with the<br>eight bit literal 'k'. The program<br>counter is loaded from the top of<br>the stack (the return address).<br>This is a two-cycle instruction.                                       |
| Words:           | 1                                                                                                                                                                                                                         |
| Cycles:          | 2                                                                                                                                                                                                                         |
| Example          | CALL TABLE;W contains table                                                                                                                                                                                               |
| TABLE            | ;offset value<br>;W now has table value<br>ADDWF PC ;W = offset<br>RETLW k1 ;Begin table<br>RETLW k2 ;<br>RETLW k2 ;<br>RETLW kn ; End of table<br>Before Instruction<br>W = 0x07<br>After Instruction<br>W = value of k8 |
| RETURN           | Return from Subroutine                                                                                                                                                                                                    |
| Syntax:          | [label] RETURN                                                                                                                                                                                                            |
| Operands:        | None                                                                                                                                                                                                                      |
| Operation:       | $TOS \rightarrow PC$                                                                                                                                                                                                      |
| Status Affected: | None                                                                                                                                                                                                                      |
| Encoding:        | 00 0000 0000 1000                                                                                                                                                                                                         |
| Description:     | Return from subroutine. The stack<br>is POPed and the top of the stack<br>(TOS) is loaded into the program<br>counter. This is a two-cycle<br>instruction.                                                                |
| Words:           | 1                                                                                                                                                                                                                         |
| Cycles:          | 2                                                                                                                                                                                                                         |
| Example          | RETURN                                                                                                                                                                                                                    |
|                  | After Interrupt<br>PC = TOS                                                                                                                                                                                               |

| SWAPF            | Swap Ni                                                                   | bbles in                                   | f                                        |                   |
|------------------|---------------------------------------------------------------------------|--------------------------------------------|------------------------------------------|-------------------|
| Syntax:          | [label]                                                                   | SWAPF                                      | f,d                                      |                   |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 12 \\ d \in \left[0,1\right] \end{array}$ | 27                                         |                                          |                   |
| Operation:       | (f<3:0>) -<br>(f<7:4>) -                                                  |                                            | · · ·                                    |                   |
| Status Affected: | None                                                                      |                                            |                                          |                   |
| Encoding:        | 00                                                                        | 1110                                       | dfff                                     | ffff              |
| Description:     | The upper<br>register 'f<br>0, the res<br>register. I<br>placed in        | " are excl<br>sult is plac<br>If 'd' is 1, | hanged<br>ced in <sup>v</sup><br>the res | d. If 'd' is<br>W |
| Words:           | 1                                                                         |                                            |                                          |                   |
| Cycles:          | 1                                                                         |                                            |                                          |                   |
| Example          | SWAPF                                                                     | REG,                                       | 0                                        |                   |
|                  | Before In                                                                 | struction                                  |                                          |                   |
|                  |                                                                           | REG1                                       | = (                                      | DxA5              |
|                  | After Inst                                                                | ruction                                    |                                          |                   |
|                  |                                                                           | REG1<br>W                                  |                                          | 0xA5<br>0x5A      |

| TRIS             | Load TRIS Register                                                                                                                                                                 |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] TRIS f                                                                                                                                                            |
| Operands:        | $5 \leq f \leq 7$                                                                                                                                                                  |
| Operation:       | (W) $\rightarrow$ TRIS register f;                                                                                                                                                 |
| Status Affected: | None                                                                                                                                                                               |
| Encoding:        | 00 0000 0110 Offf                                                                                                                                                                  |
| Description:     | The instruction is supported for<br>code compatibility with the<br>PIC16C5X products. Since TRIS<br>registers are readable and<br>writable, the user can directly<br>address them. |
| Words:           | 1                                                                                                                                                                                  |
| Cycles:          | 1                                                                                                                                                                                  |
| Example          |                                                                                                                                                                                    |
|                  | To maintain upward compatibil-<br>ity with future PICmicro <sup>®</sup> prod-<br>ucts, do not use this<br>instruction.                                                             |

| XORLW                                                                                                    | Exclusive OR Literal with W                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                                                                                                  | [ <i>label</i> XORLW k<br>]                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Operands:                                                                                                | $0 \le k \le 255$                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Operation:                                                                                               | (W) .XOR. $k \rightarrow (W)$                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Status Affected:                                                                                         | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Encoding:                                                                                                | 11 1010 kkkk kkkk                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Description:                                                                                             | The contents of the W register<br>are XOR'ed with the eight bit<br>literal 'k'. The result is placed in<br>the W register.                                                                                                                                                                                                                                                                                                                                                        |
| Words:                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Cycles:                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Example:                                                                                                 | XORLW 0xAF                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                          | Before Instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                          | W = 0xB5                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                          | After Instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                          | W = 0x1A                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| XORWF                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                          | Exclusive OR W with f                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Syntax:                                                                                                  | [label] XORWF f,d                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Syntax:                                                                                                  | [ <i>label</i> ] XORWF f,d $0 \le f \le 127$                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Syntax:<br>Operands:                                                                                     | $ \begin{array}{ll} \textit{[label]} & XORWF & f,d \\ 0 \leq f \leq 127 \\ d \in [0,1] \end{array} $                                                                                                                                                                                                                                                                                                                                                                              |
| Syntax:<br>Operands:<br>Operation:                                                                       | $ \begin{array}{ll} \textit{[label]} & \text{XORWF} & \textit{f,d} \\ 0 \leq \textit{f} \leq 127 \\ d \in [0,1] \\ (W) & \text{XOR.} & (\textit{f}) \rightarrow (\textit{dest}) \end{array} $                                                                                                                                                                                                                                                                                     |
| Syntax:<br>Operands:<br>Operation:<br>Status Affected:                                                   | [ <i>label</i> ] XORWF f,d<br>$0 \le f \le 127$<br>$d \in [0,1]$<br>(W) .XOR. (f) $\rightarrow$ (dest)<br>Z                                                                                                                                                                                                                                                                                                                                                                       |
| Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:                                      | $\begin{array}{c c} \textit{[label]} & \text{XORWF} & \textit{f,d} \\ 0 \leq \textit{f} \leq 127 \\ d \in [0,1] \\ (W) . \text{XOR.} (\textit{f}) \rightarrow (\text{dest}) \\ \hline Z \\ \hline \hline 00 & 0110 & \text{dfff} & \text{ffff} \\ \hline \text{Exclusive OR the contents of the} \\ W \text{ register with register 'f'. If 'd' is} \\ 0, \text{ the result is stored in the W} \\ \hline \text{register. If 'd' is 1, the result is} \end{array}$                |
| Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:                      | $\begin{bmatrix} label \end{bmatrix} \text{ XORWF } f,d$ $0 \le f \le 127$ $d \in [0,1]$ $(W) . \text{XOR. } (f) \rightarrow (\text{dest})$ Z $\boxed{00 \qquad 0110  \text{dfff}  \text{ffff}}$ Exclusive OR the contents of the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'.                                                                                                      |
| Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:            | $[label] XORWF f,d$ $0 \le f \le 127$ $d \in [0,1]$ (W) .XOR. (f) $\rightarrow$ (dest) Z $\boxed{00 \qquad 0110 \qquad dfff \qquad ffff}$ Exclusive OR the contents of the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. 1                                                                                                                                                           |
| Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles: | [ <i>label</i> ] XORWF f,d<br>$0 \le f \le 127$<br>$d \in [0,1]$<br>(W) .XOR. (f) $\rightarrow$ (dest)<br>Z<br>00 0110 dfff ffff<br>Exclusive OR the contents of the<br>W register with register 'f'. If 'd' is<br>0, the result is stored in the W<br>register. If 'd' is 1, the result is<br>stored back in register 'f'.<br>1<br>1                                                                                                                                             |
| Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles: | $\begin{bmatrix} label \end{bmatrix} \text{ XORWF } f,d \\ 0 \le f \le 127 \\ d \in [0,1] \\ (W) .XOR. (f) \rightarrow (dest) \\ Z \\ \hline 00 & 0110 & dfff & ffff \\ Exclusive OR the contents of the W register with register 'f'. If 'd' is 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. \\ 1 \\ 1 \\ XORWF REG 1 \\ \end{bmatrix}$                                                                                    |
| Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles: | $\begin{bmatrix} label \end{bmatrix} \text{ XORWF } f,d \\ 0 \le f \le 127 \\ d \in [0,1] \\ (W) . XOR. (f) \rightarrow (dest) \\ Z \\ \hline 00 & 0110 & dfff & ffff \\ \hline Exclusive OR the contents of the \\ W register with register 'f'. If 'd' is \\ 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. \\ 1 \\ 1 \\ XORWF & REG & 1 \\ \hline Before Instruction \\ REG & = 0xAF \\ \end{bmatrix}$                     |
| Syntax:<br>Operands:<br>Operation:<br>Status Affected:<br>Encoding:<br>Description:<br>Words:<br>Cycles: | $\begin{bmatrix} label \end{bmatrix} \text{ XORWF}  f,d \\ 0 \leq f \leq 127 \\ d \in [0,1] \\ (W) .XOR. (f) \rightarrow (dest) \\ Z \\ \hline 00 & 0110 & dfff & ffff \\ \hline Exclusive OR the contents of the \\ W register with register 'f'. If 'd' is \\ 0, the result is stored in the W register. If 'd' is 1, the result is stored back in register 'f'. \\ 1 \\ 1 \\ XORWF & REG & 1 \\ \hline Before Instruction \\ \hline REG &= 0xAF \\ W &= 0xB5 \\ \end{bmatrix}$ |





**2:** The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.





# 12.1 DC Characteristics: PIC16C62X-04 (Commercial, Industrial, Extended) PIC16C62X-20 (Commercial, Industrial, Extended) PIC16LC62X-04 (Commercial, Industrial, Extended)

| PIC16C62XOperating temperature $-40^{\circ}C$ $\leq TA \leq +85^{\circ}C$ for incomplete<br>$0^{\circ}C$ $TA \leq +70^{\circ}C$ for complete<br>$-40^{\circ}C$ $TA \leq +70^{\circ}C$ for complete<br>$-40^{\circ}C$ Standard Operating Conditions (unless otherwise)                                                                                                                          | dustrial and mmercial and                            |  |  |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|--|--|--|
|                                                                                                                                                                                                                                                                                                                                                                                                | $-40^{\circ}C \le TA \le +125^{\circ}C$ for extended |  |  |  |  |  |  |  |
| $\begin{array}{c} \mbox{PIC16LC62X} \\ \mbox{PIC16LC62X} \\ \mbox{Operating temperature} & -40^{\circ}\mbox{C} & \leq \mbox{TA} \leq +85^{\circ}\mbox{C for inc} \\ & 0^{\circ}\mbox{C} & \leq \mbox{TA} \leq +70^{\circ}\mbox{C for co} \\ & -40^{\circ}\mbox{C} & \leq \mbox{TA} \leq +125^{\circ}\mbox{C for e} \\ & \mbox{Operating voltage VDD range is the PIC16C62X range} \end{array}$ | dustrial and<br>mmercial and<br>extended             |  |  |  |  |  |  |  |
| Param.         Sym         Characteristic         Min         Typ†         Max         Units         Conditio           No.                Conditio                                                                                                                                                                                                                                            | ons                                                  |  |  |  |  |  |  |  |
| D001         VDD         Supply Voltage         3.0         —         6.0         V         See Figures 12-1, 12-2, 12-3                                                                                                                                                                                                                                                                       | 3, 12-4, and 12-5                                    |  |  |  |  |  |  |  |
| D001         VDD         Supply Voltage         2.5         —         6.0         V         See Figures 12-1, 12-2, 12-3                                                                                                                                                                                                                                                                       | 3, 12-4, and 12-5                                    |  |  |  |  |  |  |  |
| D002 VDR RAM Data Retention Voltage <sup>(1)</sup> — 1.5* — V Device in SLEEP mode                                                                                                                                                                                                                                                                                                             |                                                      |  |  |  |  |  |  |  |
| D002 VDR RAM Data Retention Voltage <sup>(1)</sup> — 1.5* — V Device in SLEEP mode                                                                                                                                                                                                                                                                                                             |                                                      |  |  |  |  |  |  |  |
| D003         VPOR         VDD start voltage to ensure         —         Vss         —         V         See section on Power-on Report                                                                                                                                                                                                                                                         | eset for details                                     |  |  |  |  |  |  |  |
| D003         VPOR         VDD start voltage to<br>ensure Power-on Reset         —         Vss         —         V         See section on Power-on Reset                                                                                                                                                                                                                                        | eset for details                                     |  |  |  |  |  |  |  |
| D004         SVDD         VDD rise rate to ensure<br>Power-on Reset         0.05*         —         —         V/ms         See section on Power-on Reset                                                                                                                                                                                                                                       | eset for details                                     |  |  |  |  |  |  |  |
| D004     SVDD     VDD rise rate to ensure     0.05*     —     —     V/ms     See section on Power-on Reset                                                                                                                                                                                                                                                                                     | eset for details                                     |  |  |  |  |  |  |  |
| D005 VBOR Brown-out Detect Voltage 3.7 4.0 4.3 V BOREN configuration bit is a                                                                                                                                                                                                                                                                                                                  | cleared                                              |  |  |  |  |  |  |  |
| D005 VBOR Brown-out Detect Voltage 3.7 4.0 4.3 V BOREN configuration bit is a                                                                                                                                                                                                                                                                                                                  | cleared                                              |  |  |  |  |  |  |  |
| D010 IDD Supply Current <sup>(2)</sup> - 1.8 3.3 mA Fosc = 4 MHz, VDD = 5.5V, mode, (Note 4)*                                                                                                                                                                                                                                                                                                  |                                                      |  |  |  |  |  |  |  |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                        | WD1 disabled, LP                                     |  |  |  |  |  |  |  |
| 9.0 20 mA Fosc = 20 MHz, VDD = 5.5V mode                                                                                                                                                                                                                                                                                                                                                       | , WDT disabled, HS                                   |  |  |  |  |  |  |  |
| D010 IDD Supply Current <sup>(2)</sup> $-$ 1.4 2.5 mA Fosc = 2.0 MHz, VDD = 3.0 V mode (Note 4)                                                                                                                                                                                                                                                                                                | /, WDT disabled, XT                                  |  |  |  |  |  |  |  |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                        | WDT disabled, LP                                     |  |  |  |  |  |  |  |
| D020 IPD Power-down Current <sup>(3)</sup> — 1.0 2.5 $\mu$ A VDD=4.0V, WDT disabled (125°C)                                                                                                                                                                                                                                                                                                    |                                                      |  |  |  |  |  |  |  |
| D020 IPD Power-down Current <sup>(3)</sup> — 0.7 2 $\mu$ A VDD=3.0V, WDT disabled                                                                                                                                                                                                                                                                                                              |                                                      |  |  |  |  |  |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD,

 $\overline{MCLR}$  = VDD; WDT enabled/disabled as specified.

3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss.

4: For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ.

5: The  $\Delta$  current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

# 12.3 DC CHARACTERISTICS: PIC16CR62XA-04 (Commercial, Industrial, Extended) PIC16CR62XA-20 (Commercial, Industrial, Extended) PIC16LCR62XA-04 (Commercial, Industrial, Extended) (CONT.)

| PIC16CR62XA-04<br>PIC16CR62XA-20 |                                              |                                                                                                                                                                 |                  | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}$ C $\leq$ TA $\leq$ +85°C for industrial and $0^{\circ}$ C $\leq$ TA $\leq$ +70°C for commercial and $-40^{\circ}$ C $\leq$ TA $\leq$ +125°C for extendedStandard Operating Conditions (unless otherwise stated) |                              |                            |                                                                                 |  |  |  |  |
|----------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------|---------------------------------------------------------------------------------|--|--|--|--|
| PIC16LCR62XA-04                  |                                              |                                                                                                                                                                 |                  | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                       |                              |                            |                                                                                 |  |  |  |  |
| Param.<br>No.                    | Sym                                          | Characteristic                                                                                                                                                  | Min              | Тур†                                                                                                                                                                                                                                                                                                       | Conditions                   |                            |                                                                                 |  |  |  |  |
| D020                             | IPD                                          | Power-down Current <sup>(3)</sup>                                                                                                                               |                  | 200<br>0.400<br>0.600<br>5.0                                                                                                                                                                                                                                                                               | 950<br>1.8<br>2.2<br>9.0     | nA<br>μA<br>μA<br>μA       | VDD = 3.0V<br>VDD = 4.5V*<br>VDD = 5.5V<br>VDD = 5.5V Extended Temp.            |  |  |  |  |
| D020                             | IPD                                          | Power-down Current <sup>(3)</sup>                                                                                                                               |                  | 200<br>200<br>0.600<br>5.0                                                                                                                                                                                                                                                                                 | 850<br>950<br>2.2<br>9.0     | nA<br>nA<br>μA<br>μA       | VDD = 2.5V<br>VDD = 3.0V*<br>VDD = 5.5V<br>VDD = 5.5V Extended                  |  |  |  |  |
| D022<br>D022A<br>D023<br>D023A   | ΔIWDT<br>ΔIBOR<br>ΔICOMP<br>ΔIVREF           | WDT Current <sup>(5)</sup><br>Brown-out Reset Current <sup>(5)</sup><br>Comparator Current for each<br>Comparator <sup>(5)</sup><br>VREF Current <sup>(5)</sup> |                  | 6.0<br>75<br>30<br>80                                                                                                                                                                                                                                                                                      | 10<br>12<br>125<br>60<br>135 | μΑ<br>μΑ<br>μΑ<br>μΑ       | VDD=4.0V $(125°C)$ BOD enabled, VDD = 5.0V<br>VDD = 4.0V<br>VDD = 4.0V          |  |  |  |  |
| D022A<br>D022A<br>D022A<br>D023A | ΔIWREF<br>ΔIWDT<br>ΔIBOR<br>ΔICOMP<br>ΔIVREF | WDT Current <sup>(5)</sup><br>Brown-out Reset Current <sup>(5)</sup><br>Comparator Current for each<br>Comparator <sup>(5)</sup><br>VREF Current <sup>(5)</sup> |                  | 6.0<br>75<br>30<br>80                                                                                                                                                                                                                                                                                      | 10<br>12<br>125<br>60<br>135 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | $VDD = 4.0V$ $(125^{\circ}C)$ BOD enabled, VDD = 5.0V $VDD = 4.0V$ $VDD = 4.0V$ |  |  |  |  |
| 1A                               | Fosc                                         | LP Oscillator Operating Frequency<br>RC Oscillator Operating Frequency<br>XT Oscillator Operating Frequency<br>HS Oscillator Operating Frequency                | 0<br>0<br>0<br>0 |                                                                                                                                                                                                                                                                                                            | 200<br>4<br>4<br>20          | kHz<br>MHz<br>MHz<br>MHz   | All temperatures<br>All temperatures<br>All temperatures<br>All temperatures    |  |  |  |  |
| 1A                               | Fosc                                         | LP Oscillator Operating Frequency<br>RC Oscillator Operating Frequency<br>XT Oscillator Operating Frequency<br>HS Oscillator Operating Frequency                | 0<br>0<br>0<br>0 | <br> <br> <br>                                                                                                                                                                                                                                                                                             | 200<br>4<br>4<br>20          | kHz<br>MHz<br>MHz<br>MHz   | All temperatures<br>All temperatures<br>All temperatures<br>All temperatures    |  |  |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = external square wave, from rail to rail; all I/O pins tri-stated, pulled to VDD,

 $\overline{MCLR}$  = VDD; WDT enabled/disabled as specified.

3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in hi-impedance state and tied to VDD or Vss.

4: For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula: Ir = VDD/2REXT (mA) with REXT in kΩ.

5: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

6: Commercial temperature range only.

#### 12.4 DC Characteristics: PIC16C62X/C62XA/CR62XA (Commercial, Industrial, Extended) PIC16LC62X/LC62XA/LCR62XA (Commercial, Industrial, Extended) (CONT.)

| PIC16C        | 62X/C6 | 2XA/CR62XA                                                          | $ \begin{array}{ll} \mbox{Standard Operating Conditions (unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}\mbox{C} & \leq T\mbox{Ta} \leq +85^{\circ}\mbox{C} \mbox{ for industrial and} \\ & 0^{\circ}\mbox{C} & \leq T\mbox{A} \leq +70^{\circ}\mbox{C} \mbox{ for commercial and} \\ & -40^{\circ}\mbox{C} & \leq T\mbox{A} \leq +125^{\circ}\mbox{C} \mbox{ for extended} \end{array} $ |      |            |       |                                                             |  |  |  |  |
|---------------|--------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|-------|-------------------------------------------------------------|--|--|--|--|
| PIC16L0       | C62X/L | C62XA/LCR62XA                                                       | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                              |      |            |       |                                                             |  |  |  |  |
| Param.<br>No. | Sym    | Characteristic                                                      | Min                                                                                                                                                                                                                                                                                                                                                                                                               | Тур† | Мах        | Units | Conditions                                                  |  |  |  |  |
|               | Vih    | Input High Voltage                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                   |      |            |       |                                                             |  |  |  |  |
| D040          |        | with TTL buffer                                                     | 2.0V<br>0.25 VDD<br>+ 0.8V                                                                                                                                                                                                                                                                                                                                                                                        | _    | Vdd<br>Vdd | V     | VDD = 4.5V to 5.5V<br>otherwise                             |  |  |  |  |
| D041          |        | with Schmitt Trigger input                                          | 0.8 Vdd                                                                                                                                                                                                                                                                                                                                                                                                           | _    | VDD        |       |                                                             |  |  |  |  |
| D042          |        | MCLR RA4/T0CKI                                                      | 0.8 VDD                                                                                                                                                                                                                                                                                                                                                                                                           | _    | Vdd        | V     |                                                             |  |  |  |  |
| D043<br>D043A |        | OSC1 (XT, HS and LP)<br>OSC1 (in RC mode)                           | 0.7 Vdd<br>0.9 Vdd                                                                                                                                                                                                                                                                                                                                                                                                | -    | Vdd        | V     | (Note 1)                                                    |  |  |  |  |
| D070          | IPURB  | PORTB weak pull-up current                                          | 50                                                                                                                                                                                                                                                                                                                                                                                                                | 200  | 400        | μA    | VDD = 5.0V, VPIN = VSS                                      |  |  |  |  |
| D070          | IPURB  | PORTB weak pull-up current                                          | 50                                                                                                                                                                                                                                                                                                                                                                                                                | 200  | 400        | μA    | VDD = 5.0V, VPIN = VSS                                      |  |  |  |  |
|               | lı∟    | Input Leakage Current <sup>(2, 3)</sup><br>I/O ports (Except PORTA) |                                                                                                                                                                                                                                                                                                                                                                                                                   |      | ±1.0       | μA    | Vss ≤ VPIN ≤ VDD, pin at hi-impedance                       |  |  |  |  |
| D060          |        | PORTA                                                               | _                                                                                                                                                                                                                                                                                                                                                                                                                 | _    | ±0.5       | μΑ    | $Vss \leq VPIN \leq VDD$ , pin at hi-impedance              |  |  |  |  |
| D061          |        | RA4/T0CKI                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                 | _    | ±1.0       | μΑ    | $Vss \leq VPIN \leq VDD$                                    |  |  |  |  |
| D063          |        | OSC1, MCLR                                                          | _                                                                                                                                                                                                                                                                                                                                                                                                                 | _    | ±5.0       | μA    | Vss $\leq$ VPIN $\leq$ VDD, XT, HS and LP osc configuration |  |  |  |  |
|               | lı∟    | Input Leakage Current <sup>(2, 3)</sup>                             |                                                                                                                                                                                                                                                                                                                                                                                                                   |      |            |       |                                                             |  |  |  |  |
|               |        | I/O ports (Except PORTA)                                            |                                                                                                                                                                                                                                                                                                                                                                                                                   |      | ±1.0       | μA    | Vss $\leq$ VPIN $\leq$ VDD, pin at hi-impedance             |  |  |  |  |
| D060          |        | PORTA                                                               | -                                                                                                                                                                                                                                                                                                                                                                                                                 | —    | ±0.5       | μA    | $Vss \le VPIN \le VDD$ , pin at hi-impedance                |  |  |  |  |
| D061          |        | RA4/T0CKI                                                           | -                                                                                                                                                                                                                                                                                                                                                                                                                 | —    | ±1.0       | μA    | $Vss \leq V \text{PIN} \leq V \text{DD}$                    |  |  |  |  |
| D063          |        | OSC1, MCLR                                                          | —                                                                                                                                                                                                                                                                                                                                                                                                                 | —    | ±5.0       | μΑ    | Vss $\leq$ VPIN $\leq$ VDD, XT, HS and LP osc configuration |  |  |  |  |
|               | Vol    | Output Low Voltage                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                   |      |            |       |                                                             |  |  |  |  |
| D080          |        | I/O ports                                                           | —                                                                                                                                                                                                                                                                                                                                                                                                                 | —    | 0.6        | V     | IOL = 8.5 mA, VDD = 4.5V, $-40^{\circ}$ to $+85^{\circ}$ C  |  |  |  |  |
|               |        |                                                                     | —                                                                                                                                                                                                                                                                                                                                                                                                                 | -    | 0.6        | V     | IOL = 7.0 mA, VDD = 4.5V, +125°C                            |  |  |  |  |
| D083          |        | OSC2/CLKOUT (RC only)                                               | —                                                                                                                                                                                                                                                                                                                                                                                                                 | -    | 0.6        | V     | IOL = 1.6 mA, VDD = 4.5V, $-40^{\circ}$ to $+85^{\circ}$ C  |  |  |  |  |
|               |        |                                                                     | —                                                                                                                                                                                                                                                                                                                                                                                                                 | —    | 0.6        | V     | IOL = 1.2 mA, VDD = 4.5V, +125°C                            |  |  |  |  |

Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not t tested.

Note 1: In RC oscillator configuration, the OSC1 pin is a Schmitt Trigger input. It is not recommended that the PIC16C62X(A) be driven with external clock in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

**3:** Negative current is defined as coming out of the pin.

# 12.5 DC CHARACTERISTICS: PIC16C620A/C621A/C622A-40<sup>(7)</sup> (Commercial) PIC16CR620A-40<sup>(7)</sup> (Commercial)

| DC CH        | IARAC | TERISTICS                                  | Standard Operating Conditions (unless otherwise stated)Operating temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial |      |                 |      |                                                                |  |  |  |
|--------------|-------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|----------------------------------------------------------------|--|--|--|
| Param<br>No. | Sym   | Characteristic                             | Min                                                                                                                                | Тур† | Мах             | Unit | Conditions                                                     |  |  |  |
|              | VIL   | Input Low Voltage                          |                                                                                                                                    |      |                 |      |                                                                |  |  |  |
|              |       | I/O ports                                  |                                                                                                                                    |      |                 |      |                                                                |  |  |  |
| D030         |       | with TTL buffer                            | Vss                                                                                                                                | —    | 0.8V<br>0.15Vdd | V    | VDD = 4.5V to 5.5V, otherwise                                  |  |  |  |
| D031         |       | with Schmitt Trigger input                 | Vss                                                                                                                                |      | 0.2VDD          | V    |                                                                |  |  |  |
| D032         |       | MCLR, RA4/T0CKI, OSC1<br>(in RC mode)      | Vss                                                                                                                                | —    | 0.2Vdd          | V    | (Note 1)                                                       |  |  |  |
| D033         |       | OSC1 (in XT and HS)                        | Vss                                                                                                                                | _    | 0.3VDD          | V    |                                                                |  |  |  |
|              |       | OSC1 (in LP)                               | Vss                                                                                                                                | _    | 0.6Vdd - 1.0    | V    |                                                                |  |  |  |
|              | Vih   | Input High Voltage                         |                                                                                                                                    |      |                 |      |                                                                |  |  |  |
|              |       | I/O ports                                  |                                                                                                                                    |      |                 |      |                                                                |  |  |  |
| D040         |       | with TTL buffer                            | 2.0V                                                                                                                               | —    | Vdd             | V    | VDD = 4.5V to 5.5V, otherwise                                  |  |  |  |
|              |       |                                            | 0.25 VDD + 0.8                                                                                                                     |      | Vdd             |      |                                                                |  |  |  |
| D041         |       | with Schmitt Trigger input                 | 0.8 VDD                                                                                                                            |      | Vdd             |      |                                                                |  |  |  |
| D042         |       | MCLR RA4/T0CKI                             | 0.8 Vdd                                                                                                                            | —    | Vdd             | V    |                                                                |  |  |  |
| D043         |       | OSC1 (XT, HS and LP)                       | 0.7 Vdd                                                                                                                            | —    | Vdd             | V    |                                                                |  |  |  |
| D043A        |       | OSC1 (in RC mode)                          | 0.9 VDD                                                                                                                            |      |                 |      | (Note 1)                                                       |  |  |  |
| D070         | IPURB | PORTB Weak Pull-up Current                 | 50                                                                                                                                 | 200  | 400             | μA   | VDD = 5.0V, VPIN = VSS                                         |  |  |  |
|              | lı∟   | Input Leakage Current <sup>(2, 3)</sup>    |                                                                                                                                    |      |                 |      |                                                                |  |  |  |
|              |       | I/O ports (except PORTA)                   |                                                                                                                                    |      | ±1.0            | μA   | Vss $\leq$ VPIN $\leq$ VDD, pin at hi-impedance                |  |  |  |
| D060         |       | PORTA                                      | —                                                                                                                                  | —    | ±0.5            | μA   | Vss $\leq$ VPIN $\leq$ VDD, pin at hi-impedance                |  |  |  |
| D061         |       | RA4/T0CKI                                  | —                                                                                                                                  | _    | ±1.0            | μA   | $Vss \le VPIN \le VDD$                                         |  |  |  |
| D063         |       | OSC1, MCLR                                 | _                                                                                                                                  | —    | ±5.0            | μA   | Vss $\leq$ VPIN $\leq$ VDD, XT, HS and LP osc configuration    |  |  |  |
|              | Vol   | Output Low Voltage                         |                                                                                                                                    |      |                 |      |                                                                |  |  |  |
| D080         |       | I/O ports                                  | _                                                                                                                                  | —    | 0.6             | V    | IOL = 8.5 mA, VDD = 4.5V, -40° to +85°C                        |  |  |  |
|              |       |                                            | _                                                                                                                                  | —    | 0.6             | V    | IOL = 7.0 mA, VDD = 4.5V, +125°C                               |  |  |  |
| D083         |       | OSC2/CLKOUT (RC only)                      | _                                                                                                                                  | —    | 0.6             | V    | IOL = 1.6 mA, VDD = 4.5V, -40° to +85°C                        |  |  |  |
|              |       |                                            |                                                                                                                                    |      | 0.6             | V    | IOL = 1.2 mA, VDD = 4.5V, +125°C                               |  |  |  |
|              | Vон   | Output High Voltage <sup>(3)</sup>         |                                                                                                                                    |      |                 |      |                                                                |  |  |  |
| D090         |       | I/O ports (except RA4)                     | VDD-0.7                                                                                                                            | —    | —               | V    | IOH = -3.0 mA, VDD = 4.5V, -40° to +85°C                       |  |  |  |
|              |       |                                            | VDD-0.7                                                                                                                            | —    | —               | V    | ІОН = -2.5 mA, VDD = 4.5V, +125°C                              |  |  |  |
| D092         |       | OSC2/CLKOUT (RC only)                      | VDD-0.7                                                                                                                            | —    | —               | V    | IOH = -1.3 mA, VDD = 4.5V, -40° to +85°C                       |  |  |  |
|              |       |                                            | VDD-0.7                                                                                                                            | _    | —               | V    | Іон = -1.0 mA, Vdd = 4.5V, +125°C                              |  |  |  |
| *D150        | Vod   | Open Drain High Voltage                    |                                                                                                                                    |      | 8.5             | V    | RA4 pin                                                        |  |  |  |
|              |       | Capacitive Loading Specs on<br>Output Pins |                                                                                                                                    |      |                 |      |                                                                |  |  |  |
| D100         | Cosc2 | OSC2 pin                                   |                                                                                                                                    |      | 15              | pF   | In XT, HS and LP modes when external clock used to drive OSC1. |  |  |  |
| D101         | Cio   | All I/O pins/OSC2 (in RC mode)             |                                                                                                                                    |      | 50              | pF   |                                                                |  |  |  |
|              |       | parameters are characterized but not       | <u> </u>                                                                                                                           | L    | ~~              | ۳.   |                                                                |  |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD, MCLR = VDD; WDT enabled/disabled as specified.
 The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in bi-impedance state and tied to VDD or VSS.

mode, with all I/O pins in hi-impedance state and tied to VDD or VSs.
For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/ 2REXT (mA) with REXT in kΩ.

5: The  $\Delta$  current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

6: Commercial temperature range only.

7: See Section 12.1 and Section 12.3 for 16C62X and 16CR62X devices for operation between 20 MHz and 40 MHz for valid modified characteristics.

# 12.8 Timing Parameter Symbology

The timing parameter symbols have been created with one of the following formats:

1. TppS2ppS

2. TppS

| 2. Tpp3 |                                         |     |              |
|---------|-----------------------------------------|-----|--------------|
| т       |                                         |     |              |
| F       | Frequency                               | Т   | Time         |
| Lowerca | ase subscripts (pp) and their meanings: |     |              |
| рр      |                                         |     |              |
| ck      | CLKOUT                                  | osc | OSC1         |
| io      | I/O port                                | t0  | ТОСКІ        |
| mc      | MCLR                                    |     |              |
| Upperca | ase letters and their meanings:         |     |              |
| S       |                                         |     |              |
| F       | Fall                                    | Р   | Period       |
| Н       | High                                    | R   | Rise         |
| I       | Invalid (Hi-impedance)                  | V   | Valid        |
| L       | Low                                     | Z   | Hi-Impedance |

# FIGURE 12-11: LOAD CONDITIONS



# 12.9 Timing Diagrams and Specifications

## FIGURE 12-12: EXTERNAL CLOCK TIMING



#### TABLE 12-3: EXTERNAL CLOCK TIMING REQUIREMENTS

| Parameter<br>No. | Sym   | Characteristic                          | Min  | Тур†   | Max    | Units | Conditions                         |
|------------------|-------|-----------------------------------------|------|--------|--------|-------|------------------------------------|
| 1A               | Fosc  | External CLKIN Frequency <sup>(1)</sup> | DC   | —      | 4      | MHz   | XT and RC Osc mode, VDD=5.0V       |
|                  |       |                                         | DC   | _      | 20     | MHz   | HS Osc mode                        |
|                  |       |                                         | DC   | —      | 200    | kHz   | LP Osc mode                        |
|                  |       | Oscillator Frequency <sup>(1)</sup>     | DC   | —      | 4      | MHz   | RC Osc mode, VDD=5.0V              |
|                  |       |                                         | 0.1  | —      | 4      | MHz   | XT Osc mode                        |
|                  |       |                                         | 1    | —      | 20     | MHz   | HS Osc mode                        |
|                  |       |                                         | DC   | —      | 200    | kHz   | LP Osc mode                        |
| 1                | Tosc  | External CLKIN Period <sup>(1)</sup>    | 250  | —      | _      | ns    | XT and RC Osc mode                 |
|                  |       |                                         | 50   | —      | —      | ns    | HS Osc mode                        |
|                  |       |                                         | 5    | —      | —      | μs    | LP Osc mode                        |
|                  |       | Oscillator Period <sup>(1)</sup>        | 250  | —      | _      | ns    | RC Osc mode                        |
|                  |       |                                         | 250  | —      | 10,000 | ns    | XT Osc mode                        |
|                  |       |                                         | 50   | —      | 1,000  | ns    | HS Osc mode                        |
|                  |       |                                         | 5    | —      | —      | μs    | LP Osc mode                        |
| 2                | TCY   | Instruction Cycle Time <sup>(1)</sup>   | 1.0  | Fosc/4 | DC     | μS    | Tcys=Fosc/4                        |
| 3*               | TosL, | External Clock in (OSC1) High or        | 100* | —      | _      | ns    | XT oscillator, Tosc L/H duty cycle |
|                  | TosH  | Low Time                                | 2*   | —      | —      | μs    | LP oscillator, Tosc L/H duty cycle |
|                  |       |                                         | 20*  | _      | —      | ns    | HS oscillator, Tosc L/H duty cycle |
| 4*               | TosR, | External Clock in (OSC1) Rise or        | 25*  | _      | _      | ns    | XT oscillator                      |
|                  | TosF  | Fall Time                               | 50*  | —      | —      | ns    | LP oscillator                      |
|                  |       |                                         | 15*  | —      | —      | ns    | HS oscillator                      |

**2:** \* These parameters are characterized but not tested.

3: † Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** Instruction cycle period (TCY) equals four times the input oscillator time-base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1 pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices.

# FIGURE 12-16: TIMER0 CLOCK TIMING



| TABLE 12-6: | TIMER0 CLOCK REQUIREMENTS |
|-------------|---------------------------|
|-------------|---------------------------|

| Parameter<br>No. | Sym  | Characteristic         |                | Min                    | Тур† | Max | Units | Conditions                            |
|------------------|------|------------------------|----------------|------------------------|------|-----|-------|---------------------------------------|
| 40               | Tt0H | T0CKI High Pulse Width | No Prescaler   | 0.5 Tcy + 20*          | —    | _   | ns    |                                       |
|                  |      |                        | With Prescaler | 10*                    | —    | —   | ns    |                                       |
| 41               | Tt0L | T0CKI Low Pulse Width  | No Prescaler   | 0.5 Tcy + 20*          | —    | _   | ns    |                                       |
|                  |      |                        | With Prescaler | 10*                    | —    | _   | ns    |                                       |
| 42               | Tt0P | T0CKI Period           |                | <u>Tcy + 40</u> *<br>N | _    | _   | ns    | N = prescale value<br>(1, 2, 4,, 256) |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.

# 13.0 DEVICE CHARACTERIZATION INFORMATION

The graphs and tables provided in this section are for design guidance and are not tested. In some graphs or tables, the data presented is outside specified operating range (e.g., outside specified VDD range). This is for information only and devices will operate properly only within the specified range.

The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. "Typical" represents the mean of the distribution, while "max" or "min" represents (mean +  $3\sigma$ ) and (mean -  $3\sigma$ ) respectively, where  $\sigma$  is standard deviation.



FIGURE 13-1: IDD VS. FREQUENCY (XT MODE, VDD = 5.5V)

FIGURE 13-2: PIC16C622A IPD VS. VDD (WDT DISABLE)



© 2003 Microchip Technology Inc.













# 18-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)







|                          | Units  |      | INCHES* |      | IILLIMETERS | 5     |       |
|--------------------------|--------|------|---------|------|-------------|-------|-------|
| Dimension                | Limits | MIN  | NOM     | MAX  | MIN         | NOM   | MAX   |
| Number of Pins           | n      |      | 18      |      |             | 18    |       |
| Pitch                    | р      |      | .050    |      |             | 1.27  |       |
| Overall Height           | Α      | .093 | .099    | .104 | 2.36        | 2.50  | 2.64  |
| Molded Package Thickness | A2     | .088 | .091    | .094 | 2.24        | 2.31  | 2.39  |
| Standoff §               | A1     | .004 | .008    | .012 | 0.10        | 0.20  | 0.30  |
| Overall Width            | Е      | .394 | .407    | .420 | 10.01       | 10.34 | 10.67 |
| Molded Package Width     | E1     | .291 | .295    | .299 | 7.39        | 7.49  | 7.59  |
| Overall Length           | D      | .446 | .454    | .462 | 11.33       | 11.53 | 11.73 |
| Chamfer Distance         | h      | .010 | .020    | .029 | 0.25        | 0.50  | 0.74  |
| Foot Length              | L      | .016 | .033    | .050 | 0.41        | 0.84  | 1.27  |
| Foot Angle               | ¢      | 0    | 4       | 8    | 0           | 4     | 8     |
| Lead Thickness           | С      | .009 | .011    | .012 | 0.23        | 0.27  | 0.30  |
| Lead Width               | В      | .014 | .017    | .020 | 0.36        | 0.42  | 0.51  |
| Mold Draft Angle Top     | α      | 0    | 12      | 15   | 0           | 12    | 15    |
| Mold Draft Angle Bottom  | β      | 0    | 12      | 15   | 0           | 12    | 15    |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013

Drawing No. C04-051