



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                      |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 4MHz                                                                        |
| Connectivity               | -                                                                           |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                            |
| Number of I/O              | 13                                                                          |
| Program Memory Size        | 3.5KB (2K x 14)                                                             |
| Program Memory Type        | ОТР                                                                         |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 128 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                 |
| Data Converters            | -                                                                           |
| Oscillator Type            | External                                                                    |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                              |
| Supplier Device Package    | 20-SSOP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc622a-04-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 4.0 MEMORY ORGANIZATION

### 4.1 Program Memory Organization

The PIC16C62X has a 13-bit program counter capable of addressing an 8K x 14 program memory space. Only the first 512 x 14 (0000h - 01FFh) for the PIC16C620(A) and PIC16CR620, 1K x 14 (0000h - 03FFh) for the PIC16C621(A) and 2K x 14 (0000h - 07FFh) for the PIC16C622(A) are physically implemented. Accessing a location above these boundaries will cause a wrap-around within the first 512 x 14 space (PIC16C(R)620(A)) or 1K x 14 space (PIC16C621(A)) or 2K x 14 space (PIC16C622(A)). The RESET vector is at 0000h and the interrupt vector is at 0004h (Figure 4-1, Figure 4-2, Figure 4-3).

### FIGURE 4-1: PROGRAM MEMORY MAP AND STACK FOR THE PIC16C620/PIC16C620A/

PIC16CR620A



### FIGURE 4-2:

### PROGRAM MEMORY MAP AND STACK FOR THE PIC16C621/PIC16C621A



FIGURE 4-3:

### PROGRAM MEMORY MAP AND STACK FOR THE PIC16C622/PIC16C622A



### 4.2.2.4 PIE1 Register

This register contains the individual enable bit for the comparator interrupt.

| REGISTER 4-4: | PIE1 REGISTER (ADDRESS 8CH)                                                                             |              |               |             |             |           |                |        |  |
|---------------|---------------------------------------------------------------------------------------------------------|--------------|---------------|-------------|-------------|-----------|----------------|--------|--|
|               | U-0                                                                                                     | R/W-0        | U-0           | U-0         | U-0         | U-0       | U-0            | U-0    |  |
|               |                                                                                                         | CMIE         | —             | _           | —           | _         |                |        |  |
|               | bit 7                                                                                                   |              |               |             |             |           |                | bit 0  |  |
|               |                                                                                                         |              |               |             |             |           |                |        |  |
| bit 7         | Unimpleme                                                                                               | nted: Read   | d as '0'      |             |             |           |                |        |  |
| bit 6         | CMIE: Com                                                                                               | parator Inte | errupt Enable | e bit       |             |           |                |        |  |
|               | <ul> <li>1 = Enables the Comparator interrupt</li> <li>0 = Disables the Comparator interrupt</li> </ul> |              |               |             |             |           |                |        |  |
| bit 5-0       | Unimpleme                                                                                               | nted: Read   | d as '0'      |             |             |           |                |        |  |
|               |                                                                                                         |              |               |             |             |           |                |        |  |
|               | Legend:                                                                                                 |              |               |             |             |           |                |        |  |
|               | R = Readab                                                                                              | le bit       | W = W         | ritable bit | U = Unim    | plemented | bit, read as ' | 0'     |  |
|               | - n = Value a                                                                                           | at POR       | '1' = Bi      | it is set   | '0' = Bit i | s cleared | x = Bit is u   | nknown |  |

### 4.2.2.5 PIR1 Register

This register contains the individual flag bit for the comparator interrupt.

| Note: | Interrupt flag bits get set when an interrupt   |
|-------|-------------------------------------------------|
|       | condition occurs, regardless of the state of    |
|       | its corresponding enable bit or the global      |
|       | enable bit, GIE (INTCON<7>). User               |
|       | software should ensure the appropriate          |
|       | interrupt flag bits are clear prior to enabling |
|       | an interrupt.                                   |

### REGISTER 4-5: PIR1 REGISTER (ADDRESS 0CH)

| _I\ <del>4</del> -J. | FINTNEO     | FIRT REGISTER (ADDRESS UCIT) |               |             |              |           |                |        |  |
|----------------------|-------------|------------------------------|---------------|-------------|--------------|-----------|----------------|--------|--|
|                      | U-0         | R/W-0                        | U-0           | U-0         | U-0          | U-0       | U-0            | U-0    |  |
|                      | —           | CMIF                         |               | _           | —            | _         | —              | _      |  |
|                      | bit 7       |                              |               |             |              |           |                | bit 0  |  |
|                      |             |                              |               |             |              |           |                |        |  |
| bit 7                | Unimplem    | ented: Rea                   | d as '0'      |             |              |           |                |        |  |
| bit 6                | CMIF: Com   | nparator Inte                | errupt Flag b | it          |              |           |                |        |  |
|                      | 1 = Compa   | rator input h                | nas changed   |             |              |           |                |        |  |
|                      | 0 = Compa   | rator input h                | nas not chan  | ged         |              |           |                |        |  |
| bit 5-0              | Unimplem    | ented: Rea                   | d as '0'      |             |              |           |                |        |  |
|                      |             |                              |               |             |              |           |                |        |  |
|                      | Legend:     |                              |               |             |              |           |                |        |  |
|                      | R = Reada   | ble bit                      | W = W         | ritable bit | U = Unim     | plemented | bit, read as ' | 0'     |  |
|                      | - n = Value | at POR                       | '1' = B       | it is set   | '0' = Bit is | s cleared | x = Bit is u   | nknown |  |

### 4.2.2.6 PCON Register

The PCON register contains flag bits to differentiate between a Power-on Reset, an external MCLR Reset, WDT Reset or a Brown-out Reset.

| Note: | BOR is unknown on Power-on Reset. It                         |
|-------|--------------------------------------------------------------|
|       | must then be set by the user and checked                     |
|       | on subsequent RESETS to see if BOR is                        |
|       | cleared, indicating a brown-out has                          |
|       | occurred. The $\overline{\text{BOR}}$ STATUS bit is a "don't |
|       | care" and is not necessarily predictable if                  |
|       | the brown-out circuit is disabled (by                        |
|       | programming BODEN bit in the                                 |
|       | Configuration word).                                         |

### REGISTER 4-6: PCON REGISTER (ADDRESS 8Eh)

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 |
|-------|-----|-----|-----|-----|-----|-------|-------|
| —     | —   | —   | —   | —   | —   | POR   | BOR   |
| bit 7 |     |     |     |     |     |       | bit 0 |

bit 7-2 Unimplemented: Read as '0'

bit 1 **POR**: Power-on Reset STATUS bit

- 1 = No Power-on Reset occurred
- 0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)

bit 0 **BOR**: Brown-out Reset STATUS bit

1 = No Brown-out Reset occurred

0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs)

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

### TABLE 5-1:PORTA FUNCTIONS

| Name         | Bit # | Buffer<br>Type | Function                                                                                          |
|--------------|-------|----------------|---------------------------------------------------------------------------------------------------|
| RA0/AN0      | bit0  | ST             | Input/output or comparator input                                                                  |
| RA1/AN1      | bit1  | ST             | Input/output or comparator input                                                                  |
| RA2/AN2/VREF | bit2  | ST             | Input/output or comparator input or VREF output                                                   |
| RA3/AN3      | bit3  | ST             | Input/output or comparator input/output                                                           |
| RA4/T0CKI    | bit4  | ST             | Input/output or external clock input for TMR0 or comparator output.<br>Output is open drain type. |

Legend: ST = Schmitt Trigger input

### TABLE 5-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTA

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4      | Bit 3      | Bit 2      | Bit 1      | Bit 0      | Value on<br>POR | Value on<br>All Other<br>RESETS |
|---------|-------|-------|-------|-------|------------|------------|------------|------------|------------|-----------------|---------------------------------|
| 05h     | PORTA |       | _     |       | RA4        | RA3        | RA2        | RA1        | RA0        | x 0000          | u 0000                          |
| 85h     | TRISA | _     | _     | _     | TRISA<br>4 | TRISA<br>3 | TRISA<br>2 | TRISA<br>1 | TRISA<br>0 | 1 1111          | 1 1111                          |
| 1Fh     | CMCON | C2OUT | C1OUT | _     | _          | CIS        | CM2        | CM1        | CM0        | 00 0000         | 00 0000                         |
| 9Fh     | VRCON | VREN  | VROE  | VRR   | _          | VR3        | VR2        | VR1        | VR0        | 000- 0000       | 000- 0000                       |

Legend: — = Unimplemented locations, read as '0', u = unchanged, x = unknown

Note: Shaded bits are not used by PORTA.

| Name    | Bit # | Buffer Type           | Function                                                                                                                |
|---------|-------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|
| RB0/INT | bit0  | TTL/ST <sup>(1)</sup> | Input/output or external interrupt input. Internal software programmable weak pull-up.                                  |
| RB1     | bit1  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB2     | bit2  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB3     | bit3  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB4     | bit4  | TTL                   | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up.                               |
| RB5     | bit5  | TTL                   | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up.                               |
| RB6     | bit6  | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up. Serial programming clock pin. |
| RB7     | bit7  | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up. Serial programming data pin.  |

### TABLE 5-3: PORTB FUNCTIONS

Legend: ST = Schmitt Trigger, TTL = TTL input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.

### TABLE 5-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Address | Name   | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR | Value on<br>All Other<br>RESETS |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----------------|---------------------------------|
| 06h     | PORTB  | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | XXXX XXXX       | uuuu uuuu                       |
| 86h     | TRISB  | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | 1111 1111       | 1111 1111                       |
| 81h     | OPTION | RBPU   | INTEDG | TOCS   | T0SE   | PSA    | PS2    | PS1    | PS0    | 1111 1111       | 1111 1111                       |

Legend: u = unchanged, x = unknown

Note 1: Shaded bits are not used by PORTB.

### 6.2 Using Timer0 with External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

### 6.2.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 6-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple-counter type prescaler, so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple-counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

### 6.2.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the TMR0 is actually incremented. Figure 6-5 shows the delay from the external clock edge to the timer incrementing.





NOTES:

### 7.6 Comparator Interrupts

The comparator interrupt flag is set whenever there is a change in the output value of either comparator. Software will need to maintain information about the status of the output bits, as read from CMCON<7:6>, to determine the actual change that has occurred. The CMIF bit, PIR1<6>, is the comparator interrupt flag. The CMIF bit must be RESET by clearing '0'. Since it is also possible to write a '1' to this register, a simulated interrupt may be initiated.

The CMIE bit (PIE1<6>) and the PEIE bit (INTCON<6>) must be set to enable the interrupt. In addition, the GIE bit must also be set. If any of these bits are clear, the interrupt is not enabled, though the CMIF bit will still be set if an interrupt condition occurs.

| Note: | If a change in the CMCON register          |
|-------|--------------------------------------------|
|       | (C1OUT or C2OUT) should occur when a       |
|       | read operation is being executed (start of |
|       | the Q2 cycle), then the CMIF (PIR1<6>)     |
|       | interrupt flag may not get set.            |

The user, in the interrupt service routine, can clear the interrupt in the following manner:

- a) Any read or write of CMCON. This will end the mismatch condition.
- b) Clear flag bit CMIF.

A mismatch condition will continue to set flag bit CMIF. Reading CMCON will end the mismatch condition and allow flag bit CMIF to be cleared.

## 7.7 Comparator Operation During SLEEP

When a comparator is active and the device is placed in SLEEP mode, the comparator remains active and the interrupt is functional if enabled. This interrupt will

Vdd ∆Vt = 0.6V RIC Rs < 10K Δικ **I**LEAKAGE CPIN VT = 0.6V ±500 nA 5 pF Vss Input Capacitance Legend CPIN = Threshold Voltage Vт = Leakage Current at the pin due to various junctions ILEAKAGE = = Interconnect Resistance RIC Rs = Source Impedance Analog Voltage VA =

FIGURE 7-4: ANALOG INPUT MODEL

wake up the device from SLEEP mode when enabled. While the comparator is powered-up, higher SLEEP currents than shown in the power-down current specification will occur. Each comparator that is operational will consume additional current as shown in the comparator specifications. To minimize power consumption while in SLEEP mode, turn off the comparators, CM<2:0> = 111, before entering SLEEP. If the device wakes up from SLEEP, the contents of the CMCON register are not affected.

### 7.8 Effects of a RESET

A device RESET forces the CMCON register to its RESET state. This forces the comparator module to be in the comparator RESET mode, CM<2:0> = 000. This ensures that all potential inputs are analog inputs. Device current is minimized when analog inputs are present at RESET time. The comparators will be powered-down during the RESET interval.

### 7.9 Analog Input Connection Considerations

A simplified circuit for an analog input is shown in Figure 7-4. Since the analog pins are connected to a digital output, they have reverse biased diodes to VDD and Vss. The analog input therefore, must be between Vss and VDD. If the input voltage deviates from this range by more than 0.6V in either direction, one of the diodes is forward biased and a latchup may occur. A maximum source impedance of  $10 \ k\Omega$ is recommended for the analog sources. Any external component connected to an analog input pin, such as a capacitor or a Zener diode, should have very little leakage current.

# 9.0 SPECIAL FEATURES OF THE CPU

Special circuits to deal with the needs of real-time applications are what sets a microcontroller apart from other processors. The PIC16C62X family has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving operating modes and offer code protection.

These are:

- 1. OSC selection
- 2. RESET Power-on Reset (POR) Power-up Timer (PWRT) Oscillator Start-up Timer (OST) Brown-out Reset (BOR)
- 3. Interrupts
- 4. Watchdog Timer (WDT)
- 5. SLEEP
- 6. Code protection
- 7. ID Locations
- 8. In-Circuit Serial Programming™

The PIC16C62X devices have a Watchdog Timer which is controlled by configuration bits. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in RESET until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 72 ms (nominal) on power-up only, designed to keep the part in RESET while the power supply stabilizes. There is also circuitry to RESET the device if a brown-out occurs, which provides at least a 72 ms RESET. With these three functions on-chip, most applications need no external RESET circuitry.

The SLEEP mode is designed to offer a very low current Power-down mode. The user can wake-up from SLEEP through external RESET, Watchdog Timer wake-up or through an interrupt. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost, while the LP crystal option saves power. A set of configuration bits are used to select various options.

### **10.1** Instruction Descriptions

| ADDLW            | Add Literal and W                                                                    |  |  |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] ADDLW k                                                             |  |  |  |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                  |  |  |  |  |  |  |  |
| Operation:       | $(W) + k \to (W)$                                                                    |  |  |  |  |  |  |  |
| Status Affected: | C, DC, Z                                                                             |  |  |  |  |  |  |  |
| Encoding:        | 11 111x kkkk kkkk                                                                    |  |  |  |  |  |  |  |
| Description:     | added to the eight bit literal 'k' and<br>the result is placed in the W<br>register. |  |  |  |  |  |  |  |
| Cycles:          | 1                                                                                    |  |  |  |  |  |  |  |
| Example          | ADDLW 0x15                                                                           |  |  |  |  |  |  |  |
|                  | Before Instruction<br>W = 0x10<br>After Instruction<br>W = 0x25                      |  |  |  |  |  |  |  |

| ANDLW            | AND Literal with W                                                                                                     |
|------------------|------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] ANDLW k                                                                                               |
| Operands:        | $0 \le k \le 255$                                                                                                      |
| Operation:       | (W) .AND. (k) $\rightarrow$ (W)                                                                                        |
| Status Affected: | Z                                                                                                                      |
| Encoding:        | 11 1001 kkkk kkkk                                                                                                      |
| Description:     | The contents of W register are<br>AND'ed with the eight bit literal 'k'.<br>The result is placed in the W<br>register. |
| Words:           | 1                                                                                                                      |
| Cycles:          | 1                                                                                                                      |
| Example          | ANDLW 0x5F                                                                                                             |
|                  | Before Instruction<br>W = 0xA3<br>After Instruction<br>W = 0x03                                                        |
| ANDWF            | AND W with f                                                                                                           |

| ADDWF            | Add W and f                                                                                                                                                                    |  |  |  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] ADDWF f,d                                                                                                                                                     |  |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                              |  |  |  |  |  |  |  |
| Operation:       | $(W) + (f) \rightarrow (dest)$                                                                                                                                                 |  |  |  |  |  |  |  |
| Status Affected: | C, DC, Z                                                                                                                                                                       |  |  |  |  |  |  |  |
| Encoding:        | 00 0111 dfff ffff                                                                                                                                                              |  |  |  |  |  |  |  |
| Description:     | Add the contents of the W register<br>with register 'f'. If 'd' is 0, the result<br>is stored in the W register. If 'd' is<br>1, the result is stored back in<br>register 'f'. |  |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                              |  |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                              |  |  |  |  |  |  |  |
| Example          | ADDWF FSR, <b>O</b>                                                                                                                                                            |  |  |  |  |  |  |  |
|                  | Before Instruction<br>W = 0x17<br>FSR = 0xC2<br>After Instruction<br>W = 0xD9<br>FSR = 0xC2                                                                                    |  |  |  |  |  |  |  |

| ANDWF            | AND W with f                                                                                                                                                |  |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] ANDWF f,d                                                                                                                                  |  |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                           |  |  |  |  |  |  |  |
| Operation:       | (W) .AND. (f) $\rightarrow$ (dest)                                                                                                                          |  |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                           |  |  |  |  |  |  |  |
| Encoding:        | 00 0101 dfff ffff                                                                                                                                           |  |  |  |  |  |  |  |
| Description:     | AND the W register with register<br>'f'. If 'd' is 0, the result is stored in<br>the W register. If 'd' is 1, the result<br>is stored back in register 'f'. |  |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                           |  |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                           |  |  |  |  |  |  |  |
| Example          | ANDWF FSR, 1                                                                                                                                                |  |  |  |  |  |  |  |
|                  | Before Instruction<br>W = 0x17<br>FSR = 0xC2<br>After Instruction<br>W = 0x17<br>FSR = 0x02                                                                 |  |  |  |  |  |  |  |

| SUBLW               | Subtract W from Literal                                                                                                      | SUBWF                     | Subtract W from f                                                                                                                   |  |  |  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:             | [ <i>label</i> ] SUBLW k                                                                                                     | Syntax:                   | [ <i>label</i> ] SUBWF f,d                                                                                                          |  |  |  |
| Operands:           | $0 \le k \le 255$                                                                                                            | Operands:                 | $0 \le f \le 127$                                                                                                                   |  |  |  |
| Operation:          | $k - (W) \rightarrow (W)$                                                                                                    |                           | d ∈ [0,1]                                                                                                                           |  |  |  |
| Status<br>Affected: | C, DC, Z                                                                                                                     | Operation:<br>Status      | (f) - (W) $\rightarrow$ (dest)<br>C, DC, Z                                                                                          |  |  |  |
| Encoding:           | 11 110x kkkk kkkk                                                                                                            | Affected:                 |                                                                                                                                     |  |  |  |
| Description:        | The W register is subtracted (2's complement method) from the eight bit literal 'k'. The result is placed in the W register. | Encoding:<br>Description: | 000010dfffffffSubtract (2's complement method)W register from register 'f'. If 'd' is 0,<br>the result is stored in the W register. |  |  |  |
| Words:              | 1                                                                                                                            |                           | register 'f'.                                                                                                                       |  |  |  |
| Cycles:             | 1                                                                                                                            | Words:                    | 1                                                                                                                                   |  |  |  |
| Example 1:          | SUBLW 0x02                                                                                                                   | Cycles:                   | 1                                                                                                                                   |  |  |  |
|                     | Before Instruction                                                                                                           | Example 1:                | SUBWF REG1,1                                                                                                                        |  |  |  |
|                     | W = 1 $C = ?$                                                                                                                |                           | Before Instruction                                                                                                                  |  |  |  |
|                     | After Instruction                                                                                                            |                           | REG1= 3                                                                                                                             |  |  |  |
|                     | W = 1                                                                                                                        |                           | W = 2<br>C = ?                                                                                                                      |  |  |  |
| Example 2:          | Before Instruction                                                                                                           |                           | After Instruction                                                                                                                   |  |  |  |
| Example 2.          | W = 2 $C = ?$                                                                                                                |                           | REG1= 1<br>W = 2<br>C = 1; result is positive                                                                                       |  |  |  |
|                     | After Instruction                                                                                                            | Example 2:                | Before Instruction                                                                                                                  |  |  |  |
|                     | W = 0<br>C = 1; result is zero                                                                                               |                           | REG1= 2<br>W = 2                                                                                                                    |  |  |  |
| Example 3:          | Before Instruction                                                                                                           |                           | C = ?                                                                                                                               |  |  |  |
|                     | W = 3<br>C = ?                                                                                                               |                           | After Instruction<br>REG1= 0                                                                                                        |  |  |  |
|                     | After Instruction                                                                                                            |                           | W = 2                                                                                                                               |  |  |  |
|                     | W = 0xFF                                                                                                                     | Example 3                 | C = 1; result is zero<br>Before Instruction                                                                                         |  |  |  |
|                     | C – 0, result is negative                                                                                                    |                           | REG1= 1<br>W = 2<br>C = ?                                                                                                           |  |  |  |
|                     |                                                                                                                              |                           | After Instruction                                                                                                                   |  |  |  |
|                     |                                                                                                                              |                           | REG1= 0xFF<br>W = 2<br>C = 0; result is negative                                                                                    |  |  |  |

### 11.3 MPLAB C17 and MPLAB C18 C Compilers

The MPLAB C17 and MPLAB C18 Code Development Systems are complete ANSI C compilers for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

### 11.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK object linker combines relocatable objects created by the MPASM assembler and the MPLAB C17 and MPLAB C18 C compilers. It can link relocatable objects from pre-compiled libraries, using directives from a linker script.

The MPLIB object librarian manages the creation and modification of library files of pre-compiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

### 11.5 MPLAB C30 C Compiler

The MPLAB C30 C compiler is a full-featured, ANSI compliant, optimizing compiler that translates standard ANSI C programs into dsPIC30F assembly language source. The compiler also supports many command-line options and language extensions to take full advantage of the dsPIC30F device hardware capabilities, and afford fine control of the compiler code generator.

MPLAB C30 is distributed with a complete ANSI C standard library. All library functions have been validated and conform to the ANSI C library standard. The library includes functions for string manipulation, dynamic memory allocation, data conversion, time-keeping, and math functions (trigonometric, exponential and hyperbolic). The compiler provides symbolic information for high level source debugging with the MPLAB IDE.

## 11.6 MPLAB ASM30 Assembler, Linker, and Librarian

MPLAB ASM30 assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 compiler uses the assembler to produce it's object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- Support for the entire dsPIC30F instruction set
- · Support for fixed-point and floating-point data
- Command line interface
- Rich directive set
- Flexible macro language
- · MPLAB IDE compatibility

### 11.7 MPLAB SIM Software Simulator

The MPLAB SIM software simulator allows code development in a PC hosted environment by simulating the PICmicro series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user defined key press, to any pin. The execution can be performed in Single-Step, Execute Until Break, or Trace mode.

The MPLAB SIM simulator fully supports symbolic debugging using the MPLAB C17 and MPLAB C18 C Compilers, as well as the MPASM assembler. The software simulator offers the flexibility to develop and debug code outside of the laboratory environment, making it an excellent, economical software development tool.

### 11.8 MPLAB SIM30 Software Simulator

The MPLAB SIM30 software simulator allows code development in a PC hosted environment by simulating the dsPIC30F series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user defined key press, to any of the pins.

The MPLAB SIM30 simulator fully supports symbolic debugging using the MPLAB C30 C Compiler and MPLAB ASM30 assembler. The simulator runs in either a Command Line mode for automated tasks, or from MPLAB IDE. This high speed simulator is designed to debug, analyze and optimize time intensive DSP routines.

NOTES:

# PIC16C62X





**2**: The maximum rated speed of the part limits the permissible combinations of voltage and frequency. Please reference the Product Identification System section for the maximum rated speed of the parts.





### 12.5 DC CHARACTERISTICS: PIC16C620A/C621A/C622A-40<sup>(7)</sup> (Commercial) PIC16CR620A-40<sup>(7)</sup> (Commercial)

| DC CHARACTERISTICS |                                   |                                                          | <b>Sta</b><br>Ope | n <b>dard</b><br>erating      | <b>Oper</b> ation    | <b>ating (</b><br>erature | Conditions (unless otherwise stated)<br>e $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial |
|--------------------|-----------------------------------|----------------------------------------------------------|-------------------|-------------------------------|----------------------|---------------------------|-------------------------------------------------------------------------------------------------|
| Param<br>No.       | Sym                               | Characteristic                                           | Min               | Min Typ† Max Units Conditions |                      |                           |                                                                                                 |
| D001               | Vdd                               | Supply Voltage                                           | 3.0               |                               | 5.5                  | V                         | Fosc = DC to 20 MHz                                                                             |
| D002               | Vdr                               | RAM Data Retention Voltage <sup>(1)</sup>                |                   | 1.5*                          | _                    | V                         | Device in SLEEP mode                                                                            |
| D003               | VPOR                              | VDD start voltage to ensure<br>Power-on Reset            | _                 | Vss                           |                      | V                         | See section on Power-on Reset for details                                                       |
| D004               | SVDD                              | VDD rise rate to ensure Power-on<br>Reset                | 0.05<br>*         |                               |                      | V/ms                      | See section on Power-on Reset for details                                                       |
| D005               | VBOR                              | Brown-out Detect Voltage                                 | 3.65              | 4.0                           | 4.35                 | V                         | BOREN configuration bit is cleared                                                              |
| D010               | IDD                               | Supply Current <sup>(2,4)</sup>                          | —                 | 1.2                           | 2.0                  | mA                        | Fosc = 4 MHz, VDD = 5.5V, WDT disabled,<br>XT Osc mode, (Note 4)*                               |
|                    |                                   |                                                          | —                 | 0.4                           | 1.2                  | mA                        | Fosc = 4 MHz, VDD = 3.0V, WDT disabled,<br>XT Osc mode. (Note 4)                                |
|                    |                                   |                                                          | —                 | 1.0                           | 2.0                  | mA                        | Fosc = 10 MHz, VDD = 3.0V, WDT disabled,<br>HS Osc mode. (Note 6)                               |
|                    |                                   |                                                          | —                 | 4.0                           | 6.0                  | mA                        | Fosc = 20 MHz, VDD = 4.5V, WDT disabled,                                                        |
|                    |                                   |                                                          | —                 | 4.0                           | 7.0                  | mA                        | Fosc = 20 MHz, VDD = 5.5V, WDT disabled*,                                                       |
|                    |                                   |                                                          | —                 | 35                            | 70                   | μA                        | Fosc = 32 kHz, VDD = 3.0V, WDT disabled,<br>LP Osc mode                                         |
| D020               | IPD                               | Power Down Current <sup>(3)</sup>                        |                   | _                             | 2.2                  | μA                        | VDD = 3.0V                                                                                      |
|                    |                                   |                                                          | —                 | —                             | 5.0                  | μA                        | VDD = 4.5V*                                                                                     |
|                    |                                   |                                                          | —                 | —                             | 9.0                  | μA                        | $V_{DD} = 5.5V$                                                                                 |
| <b>D</b> 000       |                                   |                                                          | _                 | _                             | 15                   | μΑ                        |                                                                                                 |
| D022               | AIWDI                             | WD1 Current <sup>(*)</sup>                               |                   | 6.0                           | 10                   | μΑ                        | VDD = 4.0V<br>(125°C)                                                                           |
| D022A              | AIBOR                             | Brown-out Reset Current <sup>(5)</sup>                   | _                 | 75                            | 125                  | μΑ                        | $\frac{(123)}{123}$ Of<br>BOD enabled, VDD = 5.0V                                               |
| D023               |                                   | Comparator Current for each<br>Comparator <sup>(5)</sup> | —                 | 30                            | 60                   | μA                        | VDD = 4.0V                                                                                      |
| D023A              | $\Delta$ IVREF                    | VREF Current <sup>(5)</sup>                              | _                 | 80                            | 135                  | μA                        | VDD = 4.0V                                                                                      |
|                    | $\Delta$ IEE Write                | Operating Current                                        | _                 |                               | 3                    | mA                        | Vcc = 5.5V, SCL = 400 kHz                                                                       |
|                    | $\Delta \text{IEE} \ \text{Read}$ | Operating Current                                        | —                 |                               | 1                    | mA                        |                                                                                                 |
|                    | $\Delta IEE$                      | Standby Current                                          | —                 |                               | 30                   | μA                        | Vcc = 3.0V, EE VDD = Vcc                                                                        |
|                    | $\Delta IEE$                      | Standby Current                                          | —                 |                               | 100                  | μA                        | VCC = 3.0V, EE VDD = VCC                                                                        |
| 1A                 | Fosc                              | LP Oscillator Operating Frequency                        | 0                 | —                             | 200                  | kHz                       | All temperatures                                                                                |
|                    |                                   | XC Oscillator Operating Frequency                        | 0                 | —                             | 4                    | IVIHZ<br>M⊔⊸              |                                                                                                 |
|                    |                                   | HS Oscillator Operating Frequency                        | 0                 |                               | - <del>-</del><br>20 | MHz                       | All temperatures                                                                                |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption. The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD, MCLR = VDD; WDT enabled/disabled as specified.
3: The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP

mode, with all I/O pins in hi-impedance state and tied to VDD or VSS.
For RC OSC configuration, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/ 2REXT (mA) with REXT in kΩ.

5: The ∆ current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

6: Commercial temperature range only.

7: See Section 12.1 and Section 12.3 for 16C62X and 16CR62X devices for operation between 20 MHz and 40 MHz for valid modified characteristics.

### FIGURE 12-14: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING



### FIGURE 12-15: BROWN-OUT RESET TIMING



### TABLE 12-5:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP<br/>TIMER REQUIREMENTS

| Parameter<br>No. | Sym   | Characteristic                                   | Min  | Тур†      | Max  | Units | Conditions                       |
|------------------|-------|--------------------------------------------------|------|-----------|------|-------|----------------------------------|
| 30               | TmcL  | MCLR Pulse Width (low)                           | 2000 | —         |      | ns    | -40° to +85°C                    |
| 31               | Twdt  | Watchdog Timer Time-out Period<br>(No Prescaler) | 7*   | 18        | 33*  | ms    | VDD = 5.0V, -40° to +85°C        |
| 32               | Tost  | Oscillation Start-up Timer Period                | _    | 1024 Tosc | _    | _     | Tosc = OSC1 period               |
| 33               | Tpwrt | Power-up Timer Period                            | 28*  | 72        | 132* | ms    | VDD = 5.0V, -40° to +85°C        |
| 34               | Tioz  | I/O hi-impedance from MCLR low                   |      | —         | 2.0  | μs    |                                  |
| 35               | TBOR  | Brown-out Reset Pulse Width                      | 100* | _         |      | μS    | $3.7V \leq V\text{DD} \leq 4.3V$ |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.

# PIC16C62X









### 14.0 PACKAGING INFORMATION

18-Lead Ceramic Dual In-line with Window (JW) – 300 mil (CERDIP)



|                            | Units  |      | INCHES* |      |       | MILLIMETERS |       |  |
|----------------------------|--------|------|---------|------|-------|-------------|-------|--|
| Dimension                  | Limits | MIN  | NOM     | MAX  | MIN   | NOM         | MAX   |  |
| Number of Pins             | n      |      | 18      |      |       | 18          |       |  |
| Pitch                      | р      |      | .100    |      |       | 2.54        |       |  |
| Top to Seating Plane       | А      | .170 | .183    | .195 | 4.32  | 4.64        | 4.95  |  |
| Ceramic Package Height     | A2     | .155 | .160    | .165 | 3.94  | 4.06        | 4.19  |  |
| Standoff                   | A1     | .015 | .023    | .030 | 0.38  | 0.57        | 0.76  |  |
| Shoulder to Shoulder Width | E      | .300 | .313    | .325 | 7.62  | 7.94        | 8.26  |  |
| Ceramic Pkg. Width         | E1     | .285 | .290    | .295 | 7.24  | 7.37        | 7.49  |  |
| Overall Length             | D      | .880 | .900    | .920 | 22.35 | 22.86       | 23.37 |  |
| Tip to Seating Plane       | L      | .125 | .138    | .150 | 3.18  | 3.49        | 3.81  |  |
| Lead Thickness             | С      | .008 | .010    | .012 | 0.20  | 0.25        | 0.30  |  |
| Upper Lead Width           | B1     | .050 | .055    | .060 | 1.27  | 1.40        | 1.52  |  |
| Lower Lead Width           | В      | .016 | .019    | .021 | 0.41  | 0.47        | 0.53  |  |
| Overall Row Spacing §      | eB     | .345 | .385    | .425 | 8.76  | 9.78        | 10.80 |  |
| Window Width               | W1     | .130 | .140    | .150 | 3.30  | 3.56        | 3.81  |  |
| Window Length              | W2     | .190 | .200    | .210 | 4.83  | 5.08        | 5.33  |  |

\* Controlling Parameter
 § Significant Characteristic
 JEDEC Equivalent: MO-036
 Drawing No. C04-010

# **PIC16C62X**

20-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP)



|                          | Units  | INCHES* |      |      | MILLIMETERS |        |        |
|--------------------------|--------|---------|------|------|-------------|--------|--------|
| Dimension                | Limits | MIN     | NOM  | MAX  | MIN         | NOM    | MAX    |
| Number of Pins           | n      |         | 20   |      |             | 20     |        |
| Pitch                    | р      |         | .026 |      |             | 0.65   |        |
| Overall Height           | Α      | .068    | .073 | .078 | 1.73        | 1.85   | 1.98   |
| Molded Package Thickness | A2     | .064    | .068 | .072 | 1.63        | 1.73   | 1.83   |
| Standoff §               | A1     | .002    | .006 | .010 | 0.05        | 0.15   | 0.25   |
| Overall Width            | E      | .299    | .309 | .322 | 7.59        | 7.85   | 8.18   |
| Molded Package Width     | E1     | .201    | .207 | .212 | 5.11        | 5.25   | 5.38   |
| Overall Length           | D      | .278    | .284 | .289 | 7.06        | 7.20   | 7.34   |
| Foot Length              | L      | .022    | .030 | .037 | 0.56        | 0.75   | 0.94   |
| Lead Thickness           | С      | .004    | .007 | .010 | 0.10        | 0.18   | 0.25   |
| Foot Angle               | ¢      | 0       | 4    | 8    | 0.00        | 101.60 | 203.20 |
| Lead Width               | В      | .010    | .013 | .015 | 0.25        | 0.32   | 0.38   |
| Mold Draft Angle Top     | α      | 0       | 5    | 10   | 0           | 5      | 10     |
| Mold Draft Angle Bottom  | β      | 0       | 5    | 10   | 0           | 5      | 10     |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-150 Drawing No. C04-072

DS30235J-page 116

### INDEX

| Α                      |    |
|------------------------|----|
| ADDLW Instruction      | 63 |
| ADDWF Instruction      | 63 |
| ANDLW Instruction      | 63 |
| ANDWF Instruction      | 63 |
| Architectural Overview | 9  |
| Assembler              |    |
| MPASM Assembler        | 75 |
| В                      |    |

| 8                                 |    |
|-----------------------------------|----|
| BCF Instruction                   | 64 |
| Block Diagram                     |    |
| TIMER0                            |    |
| TMR0/WDT PRESCALER                |    |
| Brown-Out Detect (BOD)            | 50 |
| BSF Instruction                   | 64 |
| BTFSC Instruction                 | 64 |
| BTFSS Instruction                 | 65 |
| С                                 |    |
| C Compilers                       |    |
| MPLAB C17                         | 76 |
| MPLAB C18                         | 76 |
| MPLAB C30                         | 76 |
| CALL Instruction                  |    |
| Clocking Scheme/Instruction Cycle |    |
| CLRF Instruction                  |    |
| CLRW Instruction                  |    |
| CLRWDT Instruction                |    |
| Code Protection                   | 60 |

| C Compilers                       |    |
|-----------------------------------|----|
| MPLAB C17                         | 76 |
| MPLAB C18                         | 76 |
| MPLAB C30                         | 76 |
| CALL Instruction                  | 65 |
| Clocking Scheme/Instruction Cycle | 12 |
| CLRF Instruction                  | 65 |
| CLRW Instruction                  |    |
| CLRWDT Instruction                | 66 |
| Code Protection                   | 60 |
| COMF Instruction                  |    |
| Comparator Configuration          |    |
| Comparator Interrupts             | 41 |
| Comparator Module                 |    |
| Comparator Operation              |    |
| Comparator Reference              |    |
| Configuration Bits                |    |
| Configuring the Voltage Reference |    |
| Crystal Operation                 |    |
|                                   |    |

### D

| Data Memory Organization            |
|-------------------------------------|
| DC Characteristics                  |
| PIC16C717/770/771                   |
| DECF Instruction                    |
| DECFSZ Instruction                  |
| Demonstration Boards                |
| PICDEM 1                            |
| PICDEM 17                           |
| PICDEM 18R PIC18C601/80179          |
| PICDEM 2 Plus78                     |
| PICDEM 3 PIC16C92X                  |
| PICDEM 4                            |
| PICDEM LIN PIC16C43X79              |
| PICDEM USB PIC16C7X579              |
| PICDEM.net Internet/Ethernet        |
| Development Support75               |
| E                                   |
| Errata3                             |
| Evaluation and Programming Tools    |
| External Crystal Oscillator Circuit |
| G                                   |
| General purpose Register File       |
| GOTO Instruction                    |

I

| I/O Ports                                         | 25        |
|---------------------------------------------------|-----------|
| I/O Programming Considerations                    | 30        |
| ID Locations                                      | 60        |
| INCEST Instruction                                | 67<br>60  |
| In-Circuit Serial Programming                     | 60<br>60  |
| Indirect Addressing, INDF and FSR Registers       | 24        |
| Instruction Flow/Pipelining                       | 12        |
| Instruction Set                                   |           |
| ADDLW                                             | 63        |
|                                                   | 63        |
|                                                   | 63<br>63  |
| BCF                                               | 64        |
| BSF                                               | 64        |
| BTFSC                                             | 64        |
| BTFSS                                             | 65        |
| CALL                                              | 65        |
| CLRF                                              | 65        |
|                                                   | 00<br>66  |
| COME                                              | 66<br>66  |
| DECF                                              | 66        |
| DECFSZ                                            | 67        |
| GOTO                                              | 67        |
| INCF                                              | 67        |
| INCFSZ                                            | 68        |
| IORLW                                             | 68        |
|                                                   | 68        |
|                                                   | 69<br>69  |
|                                                   | 00<br>60  |
| NOP                                               | 69<br>69  |
| OPTION                                            | 69        |
| RETFIE                                            | 70        |
| RETLW                                             | 70        |
| RETURN                                            | 70        |
| RLF                                               | 71        |
| RRF                                               | 71        |
| SLEEP                                             | 71        |
| SUBWE                                             | 1 Z<br>72 |
| SWAPF                                             | 73        |
| TRIS                                              | 73        |
| XORLW                                             | 73        |
| XORWF                                             | 73        |
| Instruction Set Summary                           | 61        |
| INT Interrupt                                     | 56        |
| INICON Register                                   | 20        |
| Interrupts                                        | 55<br>68  |
| IORWE Instruction                                 | 68        |
| M                                                 | 00        |
| IVI                                               | ~~        |
| MOVE Instruction                                  | 69<br>60  |
| MOV/WE Instruction                                | 00<br>69  |
| MPLAB ASM30 Assembler, Linker, Librarian          | 76        |
| MPLAB ICD 2 In-Circuit Debugger                   | 77        |
| MPLAB ICE 2000 High Performance Universal         |           |
| In-Circuit Emulator                               | 77        |
| MPLAB ICE 4000 High Performance Universal         |           |
| In-Circuit Emulator                               | 77        |
| MPLAB Integrated Development Environment Software | 75<br>76  |
| INIPLINK ODJECT LINKER/INIPLIB ODJECT LIDRARIAN   | 10        |