



Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

| Details                    |                                                                             |
|----------------------------|-----------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                    |
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 4MHz                                                                        |
| Connectivity               | -                                                                           |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                            |
| Number of I/O              | 13                                                                          |
| Program Memory Size        | 3.5KB (2K x 14)                                                             |
| Program Memory Type        | OTP                                                                         |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 128 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                 |
| Data Converters            |                                                                             |
| Oscillator Type            | External                                                                    |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                          |
| Mounting Type              | Through Hole                                                                |
| Package / Case             | 18-DIP (0.300", 7.62mm)                                                     |
| Supplier Device Package    | 18-PDIP                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc622a-04e-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

NOTES:

#### **OPTION Register** 4.2.2.2

The OPTION register is a readable and writable register, which contains various control bits to configure the TMR0/WDT prescaler, the external RB0/INT interrupt, TMR0 and the weak pull-ups on PORTB.

| Note: | To achieve a 1:1 prescaler assignment for |
|-------|-------------------------------------------|
|       | TMR0, assign the prescaler to the WDT     |
|       | (PSA = 1).                                |

|         | R/W-1                    | R/W-1                                                                                                            | R/W-1                      | R/W-1                        | R/W-1         | R/W-1 | R/W-1 | R/W-1 |
|---------|--------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------|---------------|-------|-------|-------|
|         | RBPU                     | INTEDG                                                                                                           | TOCS                       | TOSE                         | PSA           | PS2   | PS1   | PS0   |
|         | bit 7                    |                                                                                                                  |                            |                              |               | •     |       | bit 0 |
| bit 7   | RBPU: PO                 | RTB Pull-u                                                                                                       | p Enable bi                | it                           |               |       |       |       |
|         |                          | 3 pull-ups ai<br>3 pull-ups ai                                                                                   |                            | y individual                 | port latch va | alues |       |       |
| bit 6   | INTEDG: I                | nterrupt Edg                                                                                                     | e Select bit               | -                            |               |       |       |       |
|         |                          |                                                                                                                  | edge of RB0<br>edge of RB0 |                              |               |       |       |       |
| bit 5   | TOCS: TMI                | R0 Clock Sc                                                                                                      | ource Select               | bit                          |               |       |       |       |
|         |                          | ion on RA4/<br>Il instruction                                                                                    | T0CKI pin<br>cycle clock   | (CLKOUT)                     |               |       |       |       |
| bit 4   | TOSE: TM                 | R0 Source E                                                                                                      | Edge Select                | bit                          |               |       |       |       |
|         |                          |                                                                                                                  |                            | ition on RA4<br>ition on RA4 |               |       |       |       |
| bit 3   | PSA: Pres                | caler Assigr                                                                                                     | ment bit                   |                              | -             |       |       |       |
|         |                          | <ul> <li>1 = Prescaler is assigned to the WDT</li> <li>0 = Prescaler is assigned to the Timer0 module</li> </ul> |                            |                              |               |       |       |       |
| bit 2-0 | <b>PS&lt;2:0&gt;</b> : F | Prescaler Ra                                                                                                     | ate Select bi              | ts                           |               |       |       |       |
|         | E                        | Bit Value T                                                                                                      | MR0 Rate                   | WDT Rate                     |               |       |       |       |
|         | -                        | 000<br>001                                                                                                       | 1:2<br>1:4                 | 1:1<br>1:2                   |               |       |       |       |
|         |                          | 010<br>011                                                                                                       | 1 : 8<br>1 : 16            | 1:4<br>1:8                   |               |       |       |       |
|         |                          | 100                                                                                                              | 1:32                       | 1:16                         |               |       |       |       |
|         |                          | 101                                                                                                              | 1:64                       | 1:32                         |               |       |       |       |
|         |                          | 110                                                                                                              | 1:128                      | 1:64                         |               |       |       |       |
|         |                          | 111                                                                                                              | 1:256                      | 1 : 128                      |               |       |       |       |

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

| Name    | Bit # | Buffer Type           | Function                                                                                                                |
|---------|-------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|
| RB0/INT | bit0  | TTL/ST <sup>(1)</sup> | Input/output or external interrupt input. Internal software programmable weak pull-up.                                  |
| RB1     | bit1  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB2     | bit2  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB3     | bit3  | TTL                   | Input/output pin. Internal software programmable weak pull-up.                                                          |
| RB4     | bit4  | TTL                   | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up.                               |
| RB5     | bit5  | TTL                   | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up.                               |
| RB6     | bit6  | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up. Serial programming clock pin. |
| RB7     | bit7  | TTL/ST <sup>(2)</sup> | Input/output pin (with interrupt-on-change). Internal software programmable weak pull-up. Serial programming data pin.  |

## TABLE 5-3: PORTB FUNCTIONS

Legend: ST = Schmitt Trigger, TTL = TTL input

Note 1: This buffer is a Schmitt Trigger input when configured as the external interrupt.

2: This buffer is a Schmitt Trigger input when used in Serial Programming mode.

## TABLE 5-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Address | Name   | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR | Value on<br>All Other<br>RESETS |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----------------|---------------------------------|
| 06h     | PORTB  | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | XXXX XXXX       | uuuu uuuu                       |
| 86h     | TRISB  | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | 1111 1111       | 1111 1111                       |
| 81h     | OPTION | RBPU   | INTEDG | TOCS   | T0SE   | PSA    | PS2    | PS1    | PS0    | 1111 1111       | 1111 1111                       |

Legend: u = unchanged, x = unknown

Note 1: Shaded bits are not used by PORTB.

# 6.0 TIMER0 MODULE

The Timer0 module timer/counter has the following features:

- 8-bit timer/counter
- Readable and writable
- 8-bit software programmable prescaler
- · Internal or external clock select
- · Interrupt on overflow from FFh to 00h
- · Edge select for external clock

Figure 6-1 is a simplified block diagram of the Timer0 module.

Timer mode is selected by clearing the T0CS bit (OPTION<5>). In Timer mode, the TMR0 will increment every instruction cycle (without prescaler). If Timer0 is written, the increment is inhibited for the following two cycles (Figure 6-2 and Figure 6-3). The user can work around this by writing an adjusted value to TMR0.

Counter mode is selected by setting the T0CS bit. In this mode, Timer0 will increment either on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the source edge (T0SE) control bit (OPTION<4>). Clearing the T0SE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 6.2.

The prescaler is shared between the Timer0 module and the Watchdog Timer. The prescaler assignment is controlled in software by the control bit PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale value of 1:2, 1:4, ..., 1:256 are selectable. Section 6.3 details the operation of the prescaler.

# 6.1 TIMER0 Interrupt

Timer0 interrupt is generated when the TMR0 register timer/counter overflows from FFh to 00h. This overflow sets the T0IF bit. The interrupt can be masked by clearing the T0IE bit (INTCON<5>). The T0IF bit (INTCON<2>) must be cleared in software by the Timer0 module interrupt service routine before reenabling this interrupt. The Timer0 interrupt cannot wake the processor from SLEEP, since the timer is shut off during SLEEP. See Figure 6-4 for Timer0 interrupt timing.



# FIGURE 6-2: TIMER0 (TMR0) TIMING: INTERNAL CLOCK/NO PRESCALER

| (Program<br>Counter) | ( PC-1      | ) PC        | ( <u>PC+1</u> )        | PC+2                   | <u>PC+3</u> χ          | PC+4                   | PC+5 χ                     | PC+6                     |
|----------------------|-------------|-------------|------------------------|------------------------|------------------------|------------------------|----------------------------|--------------------------|
| Instruction<br>Fetch |             | MOVWF TMR   | 0MOVF TMR0,V           | MOVF TMR0,W            | MOVF TMR0,W            | MOVF TMR0,W            | MOVF TMR0,W                | 1                        |
|                      | i.          | 1           |                        |                        | i                      |                        | i                          |                          |
| TMR0                 | то х        | T0+1 )(     | T0+2 X                 | 1                      | NT0                    |                        | NT0+1 \                    | NT0+2 )                  |
| Instruction          | 1<br>1<br>1 | 1<br>1<br>1 | <b></b>                | <b>≜</b>               | <b>≜</b>               | <b>†</b>               | <b>†</b>                   | <b>≜</b>                 |
| Executed             | 1           | 1           | Write TMR0<br>executed | Read TMR0<br>reads NT0 | Read TMR0<br>reads NT0 | Read TMR0<br>reads NT0 | Read TMR0<br>reads NT0 + 1 | Read TMR0<br>reads NT0 + |

# 7.1 Comparator Configuration

There are eight modes of operation for the comparators. The CMCON register is used to select the mode. Figure 7-1 shows the eight possible modes. The TRISA register controls the data direction of the comparator pins for each mode. If the Comparator

mode is changed, the comparator output level may not be valid for the specified mode change delay shown in Table 12-2.

**Note:** Comparator interrupts should be disabled during a Comparator mode change otherwise a false interrupt may occur.





# 7.4 Comparator Response Time

Response time is the minimum time, after selecting a new reference voltage or input source, before the comparator output has a valid level. If the internal reference is changed, the maximum delay of the internal voltage reference must be considered when using the comparator outputs. Otherwise the maximum delay of the comparators should be used (Table 12-2).

# 7.5 Comparator Outputs

The comparator outputs are read through the CMCON register. These bits are read only. The comparator outputs may also be directly output to the RA3 and RA4 I/O pins. When the CM<2:0> = 110, multiplexors in the output path of the RA3 and RA4 pins will switch and the output of each pin will be the unsynchronized output of the comparator. The uncertainty of each of the comparators is related to the input offset voltage and the response time given in the specifications. Figure 7-3 shows the comparator output block diagram.

The TRISA bits will still function as an output enable/ disable for the RA3 and RA4 pins while in this mode.

- Note 1: When reading the PORT register, all pins configured as analog inputs will read as a '0'. Pins configured as digital inputs will convert an analog input according to the Schmitt Trigger input specification.
  - 2: Analog levels on any pin that is defined as a digital input may cause the input buffer to consume more current than is specified.

## FIGURE 7-3: COMPARATOR OUTPUT BLOCK DIAGRAM



#### 8.0 **VOLTAGE REFERENCE** MODULE

The Voltage Reference is a 16-tap resistor ladder network that provides a selectable voltage reference. The resistor ladder is segmented to provide two ranges of VREF values and has a power-down function to conserve power when the reference is not being used. The VRCON register controls the operation of the reference as shown in Register 8-1. The block diagram is given in Figure 8-1.

#### 8.1 **Configuring the Voltage Reference**

The Voltage Reference can output 16 distinct voltage levels for each range. The equations used to calculate the output of the Voltage Reference are as follows:

if VRR = 0: VREF = (VDD x 1/4) + (VR<3:0>/32) x VDD

The setting time of the Voltage Reference must be considered when changing the VREF output (Table 12-1). Example 8-1 shows an example of how to configure the Voltage Reference for an output voltage of 1.25V with VDD = 5.0V.

|                                                                             | R/W-0                                                | R/W-0          | R/W-0                      | U-0          | R/W-0       | R/W-0      | R/W-0        | R/W-0  |  |  |
|-----------------------------------------------------------------------------|------------------------------------------------------|----------------|----------------------------|--------------|-------------|------------|--------------|--------|--|--|
|                                                                             | VREN                                                 | VROE           | Vrr                        | —            | VR3         | VR2        | VR1          | VR0    |  |  |
|                                                                             | bit 7                                                |                |                            |              |             |            |              | bit 0  |  |  |
|                                                                             |                                                      |                |                            |              |             |            |              |        |  |  |
| bit 7                                                                       | VREN: VREF Enable<br>1 = VREF circuit powered on     |                |                            |              |             |            |              |        |  |  |
|                                                                             |                                                      | -              | ed down, no                | IDD drain    |             |            |              |        |  |  |
| bit 6                                                                       |                                                      | F Output En    |                            |              |             |            |              |        |  |  |
|                                                                             |                                                      | s output on F  | RA2 pin<br>ed from RA2     | 2 nin        |             |            |              |        |  |  |
| bit 5                                                                       |                                                      | Range sele     |                            | 2 pm         |             |            |              |        |  |  |
| bit o                                                                       | 1 = Low Ra                                           |                |                            |              |             |            |              |        |  |  |
|                                                                             | 0 = High R                                           | 0 = High Range |                            |              |             |            |              |        |  |  |
| bit 4                                                                       | Unimplem                                             | ented: Rea     | d as '0'                   |              |             |            |              |        |  |  |
| bit 3-0                                                                     |                                                      |                |                            | VR [3:0] ≤ 1 | 5           |            |              |        |  |  |
|                                                                             |                                                      |                | (VR<3:0>/ 2<br>1/4 * Voo + |              | 2) * \/חח   |            |              |        |  |  |
|                                                                             | when VRR = 0: VREF = 1/4 * VDD + (VR<3:0>/ 32) * VDD |                |                            |              |             |            |              |        |  |  |
|                                                                             | Legend:                                              |                |                            |              |             |            |              |        |  |  |
|                                                                             | R = Reada                                            | ble bit        | W = W                      | /ritable bit | U = Unim    | nplemented | bit, read as | '0'    |  |  |
|                                                                             | - n = Value                                          | at POR         | '1' = B                    | it is set    | '0' = Bit i | s cleared  | x = Bit is u | nknown |  |  |
| 8-1:                                                                        | 8-1: VOLTAGE REFERENCE BLOCK DIAGRAM                 |                |                            |              |             |            |              |        |  |  |
|                                                                             |                                                      |                | 16 \$                      | Stages       |             |            |              |        |  |  |
| $\sim$                                                                      |                                                      | _              |                            |              | _           | _          |              |        |  |  |
| $-\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | 에드 8R                                                | R              | R                          | R            | R           |            |              |        |  |  |
|                                                                             |                                                      |                |                            |              |             |            |              |        |  |  |

#### **REGISTER 8-1:** VRCON REGISTER(ADDRESS 9Fh)

| Legend:            |                  |                      |                    |
|--------------------|------------------|----------------------|--------------------|
| R = Readable bit   | W = Writable bit | U = Unimplemented    | bit, read as '0'   |
| - n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

## **FIGURE 8-**



## 9.2.3 EXTERNAL CRYSTAL OSCILLATOR CIRCUIT

Either a prepackaged oscillator can be used or a simple oscillator circuit with TTL gates can be built. Prepackaged oscillators provide a wide operating range and better stability. A well-designed crystal oscillator will provide good performance with TTL gates. Two types of crystal oscillator circuits can be used; one with series resonance or one with parallel resonance.

Figure 9-3 shows implementation of a parallel resonant oscillator circuit. The circuit is designed to use the fundamental frequency of the crystal. The 74AS04 inverter performs the 180° phase shift that a parallel oscillator requires. The 4.7 k $\Omega$  resistor provides the negative feedback for stability. The 10 k $\Omega$  potentiometers bias the 74AS04 in the linear region. This could be used for external oscillator designs.

## FIGURE 9-3: EXTERNAL PARALLEL RESONANT CRYSTAL OSCILLATOR CIRCUIT



Figure 9-4 shows a series resonant oscillator circuit. This circuit is also designed to use the fundamental frequency of the crystal. The inverter performs a  $180^{\circ}$  phase shift in a series resonant oscillator circuit. The 330 k $\Omega$  resistors provide the negative feedback to bias the inverters in their linear region.

## FIGURE 9-4: EXTERNAL SERIES RESONANT CRYSTAL OSCILLATOR CIRCUIT



# 9.2.4 RC OSCILLATOR

For timing insensitive applications the "RC" device option offers additional cost savings. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values, and the operating temperature. In addition to this, the oscillator frequency will vary from unit to unit due to normal process parameter variation. Furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low CEXT values. The user also needs to take into account variation due to tolerance of external R and C components used. Figure 9-5 shows how the R/C combination is connected to the PIC16C62X. For REXT values below 2.2 k $\Omega$ , the oscillator operation may become unstable or stop completely. For very high REXT values (e.g., 1 M $\Omega$ ), the oscillator becomes sensitive to noise, humidity and leakage. Thus, we recommend to keep REXT between 3 k $\Omega$  and 100 k $\Omega$ .

Although the oscillator will operate with no external capacitor (CEXT = 0 pF), we recommend using values above 20 pF for noise and stability reasons. With no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as PCB trace capacitance or package lead frame capacitance.

See Section 13.0 for RC frequency variation from part to part due to normal process variation. The variation is larger for larger R (since leakage current variation will affect RC frequency more for large R) and for smaller C (since variation of input capacitance will affect RC frequency more).

See Section 13.0 for variation of oscillator frequency due to VDD for given REXT/CEXT values, as well as frequency variation due to operating temperature for given R, C and VDD values.

The oscillator frequency, divided by 4, is available on the OSC2/CLKOUT pin, and can be used for test purposes or to synchronize other logic (Figure 3-2 for waveform).

# FIGURE 9-5: RC OSCILLATOR MODE



# PIC16C62X

## **FIGURE 9-11: EXTERNAL POWER-ON RESET CIRCUIT (FOR** SLOW VDD POWER-UP) Vdd Vdd D R R1 MCLR PIC16C62X С Note 1: External Power-on Reset circuit is required only if VDD power-up slope is too slow. The diode D helps discharge the capacitor quickly when VDD powers down. **2:** < 40 k $\Omega$ is recommended to make sure that voltage drop across R does not violate the device's electrical specification. **3:** R1 = $100\Omega$ to 1 k $\Omega$ will limit any current flowing into MCLR from external capacitor C in the event of MCLR/VPP pin

breakdown due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS).

# FIGURE 9-12: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 1



- Note 1: This circuit will activate RESET when VDD goes below (Vz + 0.7V) where Vz = Zener voltage.
  - **2:** Internal Brown-out Reset circuitry should be disabled when using this circuit.

## FIGURE 9-13: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2



**3:** Resistors should be adjusted for the characteristics of the transistor.

## FIGURE 9-14: EXTERNAL BROWN-OUT PROTECTION CIRCUIT 3



This brown-out protection circuit employs Microchip Technology's MCP809 microcontroller supervisor. The MCP8XX and MCP1XX families of supervisors provide push-pull and open collector outputs with both high and low active RESET pins. There are 7 different trip point selections to accommodate 5V and 3V systems.

# 9.5 Interrupts

The PIC16C62X has 4 sources of interrupt:

- External interrupt RB0/INT
- TMR0 overflow interrupt
- PORTB change interrupts (pins RB<7:4>)
- · Comparator interrupt

The interrupt control register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits.

A global interrupt enable bit, GIE (INTCON<7>) enables (if set) all un-masked interrupts or disables (if cleared) all interrupts. Individual interrupts can be disabled through their corresponding enable bits in INTCON register. GIE is cleared on RESET.

The "return from interrupt" instruction, RETFIE, exits interrupt routine, as well as sets the GIE bit, which reenable RB0/INT interrupts.

The INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register.

The peripheral interrupt flag is contained in the special register PIR1. The corresponding interrupt enable bit is contained in special registers PIE1.

When an interrupt is responded to, the GIE is cleared to disable any further interrupt, the return address is pushed into the stack and the PC is loaded with 0004h.

FIGURE 9-15: INTERRUPT LOGIC

Once in the interrupt service routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid RB0/ INT recursive interrupts.

For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends when the interrupt event occurs (Figure 9-16). The latency is the same for one or two cycle instructions. Once in the interrupt service routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid multiple interrupt requests.

- Note 1: Individual interrupt flag bits are set regardless of the status of their corresponding mask bit or the GIE bit.
  - 2: When an instruction that clears the GIE bit is executed, any interrupts that were pending for execution in the next cycle are ignored. The CPU will execute a NOP in the cycle immediately following the instruction which clears the GIE bit. The interrupts which were ignored are still pending to be serviced when the GIE bit is set again.



## 9.5.1 RB0/INT INTERRUPT

External interrupt on RB0/INT pin is edge triggered, either rising if INTEDG bit (OPTION<6>) is set, or falling, if INTEDG bit is clear. When a valid edge appears on the RB0/INT pin, the INTF bit (INTCON<1>) is set. This interrupt can be disabled by clearing the INTE control bit (INTCON<4>). The INTF bit must be cleared in software in the interrupt service routine before reenabling this interrupt. The RB0/INT interrupt can wake-up the processor from SLEEP, if the INTE bit was set prior to going into SLEEP. The status of the GIE bit decides whether or not the processor branches to the interrupt vector following wake-up. See Section 9.8 for details on SLEEP and Figure 9-18 for timing of wakeup from SLEEP through RB0/INT interrupt.

## 9.5.2 TMR0 INTERRUPT

An overflow (FFh  $\rightarrow$  00h) in the TMR0 register will set the T0IF (INTCON<2>) bit. The interrupt can be enabled/disabled by setting/clearing T0IE (INTCON<5>) bit. For operation of the Timer0 module, see Section 6.0.

## 9.5.3 PORTB INTERRUPT

An input change on PORTB <7:4> sets the RBIF (INTCON<0>) bit. The interrupt can be enabled/disabled by setting/clearing the RBIE (INTCON<4>) bit. For operation of PORTB (Section 5.2).

| Note: | If a change on the I/O pin should occur   |
|-------|-------------------------------------------|
|       | when the read operation is being executed |
|       | (start of the Q2 cycle), then the RBIF    |
|       | interrupt flag may not get set.           |

## 9.5.4 COMPARATOR INTERRUPT

See Section 7.6 for complete description of comparator interrupts.



## FIGURE 9-16: INT PIN INTERRUPT TIMING

| BTFSS            | Bit Test f, Skip if Set                                                     | CALL             | Call Subroutine                                                         |
|------------------|-----------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ]BTFSS f,b                                                   | Syntax:          | [ <i>label</i> ] CALL k                                                 |
| Operands:        | $0 \leq f \leq 127$                                                         | Operands:        | $0 \leq k \leq 2047$                                                    |
|                  | 0 ≤ b < 7                                                                   | Operation:       | $(PC)$ + 1 $\rightarrow$ TOS,                                           |
| Operation:       | skip if (f <b>) = 1</b>                                                     |                  | $k \rightarrow PC < 10:0>$ ,<br>(PCLATH<4:3>) $\rightarrow PC < 12:11>$ |
| Status Affected: | None                                                                        | Status Affected: | None                                                                    |
| Encoding:        | 01 11bb bfff ffff                                                           | Encoding:        | 10 0kkk kkkk kkkk                                                       |
| Description:     | If bit 'b' in register 'f' is '1', then the<br>next instruction is skipped. | Description:     | Call Subroutine. First, return                                          |
|                  | If bit 'b' is '1', then the next instruc-                                   | Decomption       | address (PC+1) is pushed onto                                           |
|                  | tion fetched during the current                                             |                  | the stack. The eleven bit immedi-                                       |
|                  | instruction execution, is discarded and a NOP is executed instead.          |                  | ate address is loaded into PC bits <10:0>. The upper bits of the PC     |
|                  | making this a two-cycle instruction.                                        |                  | are loaded from PCLATH. CALL is                                         |
| Words:           | 1                                                                           |                  | a two-cycle instruction.                                                |
| Cycles:          | 1(2)                                                                        | Words:           | 1                                                                       |
| Example          | here bifss FLAG,1                                                           | Cycles:          | 2                                                                       |
|                  | FALSE GOTO PROCESS_CO<br>TRUE • DE                                          | Example          | HERE CALL<br>THER                                                       |
|                  | ·                                                                           |                  | E                                                                       |
|                  | •<br>Defens lastruction                                                     |                  | Before Instruction                                                      |
|                  | Before Instruction<br>PC = address HERE                                     |                  | PC = Address HERE<br>After Instruction                                  |
|                  | After Instruction                                                           |                  | PC = Address THERE                                                      |
|                  | if FLAG<1> = 0,<br>PC = address FALSE                                       |                  | TOS = Address HERE+1                                                    |
|                  | if FLAG<1> = 1,                                                             |                  |                                                                         |
|                  | PC = address TRUE                                                           | CLRF             | Clear f                                                                 |
|                  |                                                                             | Syntax:          | [label] CLRF f                                                          |
|                  |                                                                             | Operands:        | $0 \leq f \leq 127$                                                     |
|                  |                                                                             | Operation:       | $\begin{array}{l} 00h \rightarrow (f) \\ 1 \rightarrow Z \end{array}$   |
|                  |                                                                             | Status Affected: | Z                                                                       |
|                  |                                                                             | Encoding:        | 00 0001 1fff ffff                                                       |
|                  |                                                                             | Description:     | The contents of register 'f' are cleared and the Z bit is set.          |
|                  |                                                                             | Words:           | 1                                                                       |
|                  |                                                                             | Cycles:          | 1                                                                       |
|                  |                                                                             | Example          | CLRF FLAG_REG                                                           |
|                  |                                                                             | •                | Before Instruction                                                      |
|                  |                                                                             |                  | FLAG_REG = 0x5A                                                         |
|                  |                                                                             |                  | After Instruction<br>FLAG REG = 0x00                                    |
|                  |                                                                             |                  | Z = 1                                                                   |

| DECFSZ           | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] DECFSZ f,d                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>d $\in$ [0,1]                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| Operation:       | (f) - 1 $\rightarrow$ (dest); skip if result = 0                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| Encoding:        | 00 1011 dfff ffff                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| Description:     | The contents of register 'f' are<br>decremented. If 'd' is 0, the result<br>is placed in the W register. If 'd' is<br>1, the result is placed back in<br>register 'f'.<br>If the result is 0, the next instruc-<br>tion, which is already fetched, is<br>discarded. A NOP is executed<br>instead making it a two-cycle<br>instruction. |  |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| Cycles:          | 1(2)                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| Example          | HERE DECFSZ CNT, 1<br>GOTO LOOP<br>CONTINUE •<br>•                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
|                  | PC = address HERE<br>After Instruction<br>CNT = CNT - 1<br>if CNT = 0,<br>PC = address CONTINUE<br>if CNT $\neq$ 0,<br>PC = address HERE+1                                                                                                                                                                                             |  |  |  |  |  |  |  |
| GOTO             | Unconditional Branch                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| Syntax:          | [ <i>label</i> ] GOTO k                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| Operands:        | $0 \le k \le 2047$                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| Operation:       | $k \rightarrow PC<10:0>$<br>PCLATH<4:3> $\rightarrow$ PC<12:11>                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| Encoding:        | 10 1kkk kkkk kkkk                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| Description:     | GOTO is an unconditional branch.<br>The eleven bit immediate value is<br>loaded into PC bits <10:0>. The<br>upper bits of PC are loaded from<br>PCLATH<4:3>. GOTO is a two-<br>cycle instruction.                                                                                                                                      |  |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| Cycles:          | 2                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| Example          | GOTO THERE                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
|                  | After Instruction<br>PC = Address THERE                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |

| INCF             | Increment f                                                                                                                                                            |  |  |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] INCF f,d                                                                                                                                              |  |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                      |  |  |  |  |  |  |  |
| Operation:       | (f) + 1 $\rightarrow$ (dest)                                                                                                                                           |  |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                      |  |  |  |  |  |  |  |
| Encoding:        | 00 1010 dfff ffff                                                                                                                                                      |  |  |  |  |  |  |  |
| Description:     | The contents of register 'f' are<br>incremented. If 'd' is 0, the result<br>is placed in the W register. If 'd' is<br>1, the result is placed back in<br>register 'f'. |  |  |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                      |  |  |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                      |  |  |  |  |  |  |  |
| Example          | INCF CNT, 1                                                                                                                                                            |  |  |  |  |  |  |  |
|                  | Before Instruction $CNT$ =0xFFZ=0After Instruction $CNT$ =0x00Z=1                                                                                                      |  |  |  |  |  |  |  |

# 11.3 MPLAB C17 and MPLAB C18 C Compilers

The MPLAB C17 and MPLAB C18 Code Development Systems are complete ANSI C compilers for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

# 11.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK object linker combines relocatable objects created by the MPASM assembler and the MPLAB C17 and MPLAB C18 C compilers. It can link relocatable objects from pre-compiled libraries, using directives from a linker script.

The MPLIB object librarian manages the creation and modification of library files of pre-compiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

# 11.5 MPLAB C30 C Compiler

The MPLAB C30 C compiler is a full-featured, ANSI compliant, optimizing compiler that translates standard ANSI C programs into dsPIC30F assembly language source. The compiler also supports many command-line options and language extensions to take full advantage of the dsPIC30F device hardware capabilities, and afford fine control of the compiler code generator.

MPLAB C30 is distributed with a complete ANSI C standard library. All library functions have been validated and conform to the ANSI C library standard. The library includes functions for string manipulation, dynamic memory allocation, data conversion, time-keeping, and math functions (trigonometric, exponential and hyperbolic). The compiler provides symbolic information for high level source debugging with the MPLAB IDE.

# 11.6 MPLAB ASM30 Assembler, Linker, and Librarian

MPLAB ASM30 assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 compiler uses the assembler to produce it's object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- Support for the entire dsPIC30F instruction set
- · Support for fixed-point and floating-point data
- Command line interface
- Rich directive set
- Flexible macro language
- · MPLAB IDE compatibility

# 11.7 MPLAB SIM Software Simulator

The MPLAB SIM software simulator allows code development in a PC hosted environment by simulating the PICmicro series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user defined key press, to any pin. The execution can be performed in Single-Step, Execute Until Break, or Trace mode.

The MPLAB SIM simulator fully supports symbolic debugging using the MPLAB C17 and MPLAB C18 C Compilers, as well as the MPASM assembler. The software simulator offers the flexibility to develop and debug code outside of the laboratory environment, making it an excellent, economical software development tool.

# 11.8 MPLAB SIM30 Software Simulator

The MPLAB SIM30 software simulator allows code development in a PC hosted environment by simulating the dsPIC30F series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user defined key press, to any of the pins.

The MPLAB SIM30 simulator fully supports symbolic debugging using the MPLAB C30 C Compiler and MPLAB ASM30 assembler. The simulator runs in either a Command Line mode for automated tasks, or from MPLAB IDE. This high speed simulator is designed to debug, analyze and optimize time intensive DSP routines.

# PIC16C62X











## 12.4 DC Characteristics: PIC16C62X/C62XA/CR62XA (Commercial, Industrial, Extended) PIC16LC62X/LC62XA/LCR62XA (Commercial, Industrial, Extended) (CONT.)

| PIC16C62X/C62XA/CR62XA        |           |                                            |         | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}$ C $\leq$ TA $\leq$ +85°C for industrial and0°C $\leq$ TA $\leq$ +70°C for commercial and $-40^{\circ}$ C $\leq$ TA $\leq$ +125°C for extended |             |            |                                                                                                |  |  |  |
|-------------------------------|-----------|--------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|------------------------------------------------------------------------------------------------|--|--|--|
| PIC16LC62X/LC62XA/LCR62XA     |           |                                            |         | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                     |             |            |                                                                                                |  |  |  |
| Param. Sym Characteristic No. |           | Min                                        | Тур†    | Мах                                                                                                                                                                                                                                      | Units       | Conditions |                                                                                                |  |  |  |
|                               | Vol       | Output Low Voltage                         |         |                                                                                                                                                                                                                                          |             |            |                                                                                                |  |  |  |
| D080                          |           | I/O ports                                  | _       | —                                                                                                                                                                                                                                        | 0.6         | V          | IOL = 8.5 mA, VDD = 4.5V, -40° to +85°C                                                        |  |  |  |
|                               |           |                                            | _       | —                                                                                                                                                                                                                                        | 0.6         | V          | IOL = 7.0 mA, VDD = 4.5V, +125°C                                                               |  |  |  |
| D083                          |           | OSC2/CLKOUT (RC only)                      | _       | _                                                                                                                                                                                                                                        | 0.6         | V          | IOL = 1.6 mA, VDD = 4.5V, -40° to +85°C                                                        |  |  |  |
|                               |           |                                            | _       | _                                                                                                                                                                                                                                        | 0.6         | V          | IOL = 1.2 mA, VDD = 4.5V, +125°C                                                               |  |  |  |
|                               | Voн       | Output High Voltage <sup>(3)</sup>         | 1       |                                                                                                                                                                                                                                          |             |            |                                                                                                |  |  |  |
| D090                          |           | I/O ports (Except RA4)                     | Vdd-0.7 | _                                                                                                                                                                                                                                        | _           | v          | ІОН = -3.0 mA, VDD = 4.5V, -40° to +85°С                                                       |  |  |  |
|                               |           |                                            | VDD-0.7 | _                                                                                                                                                                                                                                        | _           | V          | IOH = -2.5 mA, VDD = 4.5V, +125°C                                                              |  |  |  |
| D092                          |           | OSC2/CLKOUT (RC only)                      | VDD-0.7 | —                                                                                                                                                                                                                                        | -           | V          | IOH = -1.3 mA, VDD = 4.5V, -40° to +85°С                                                       |  |  |  |
|                               |           |                                            | VDD-0.7 | _                                                                                                                                                                                                                                        | _           | V          | Iон = -1.0 mA, VDD = 4.5V, +125°С                                                              |  |  |  |
|                               | Vон       | Output High Voltage <sup>(3)</sup>         |         |                                                                                                                                                                                                                                          |             |            |                                                                                                |  |  |  |
| D090                          |           | I/O ports (Except RA4)                     | VDD-0.7 | —                                                                                                                                                                                                                                        | -           | V          | IOH = -3.0 mA, VDD = 4.5V, -40° to +85°C                                                       |  |  |  |
|                               |           |                                            | VDD-0.7 | —                                                                                                                                                                                                                                        | -           | V          | ЮН = -2.5 mA, VDD = 4.5V, +125°С                                                               |  |  |  |
| D092                          |           | OSC2/CLKOUT (RC only)                      | VDD-0.7 | -                                                                                                                                                                                                                                        | -           | V          | IOH = -1.3 mA, VDD = 4.5V, -40° to +85°C                                                       |  |  |  |
| *D450                         | 1/22      | On an Duain Llink Mattern                  | VDD-0.7 | _                                                                                                                                                                                                                                        |             | V<br>V     | IOH = -1.0 mA, VDD = 4.5V, +125°C                                                              |  |  |  |
| *D150                         | Vod       | Open-Drain High Voltage                    |         |                                                                                                                                                                                                                                          | 10*<br>8.5* | V          | RA4 pin PIC16C62X, PIC16LC62X<br>RA4 pin PIC16C62XA, PIC16LC62XA,<br>PIC16CR62XA, PIC16LCR62XA |  |  |  |
| *D150                         | Vod       | Open-Drain High Voltage                    |         |                                                                                                                                                                                                                                          | 10*<br>8.5* | V          | RA4 pin PIC16C62X, PIC16LC62X<br>RA4 pin PIC16C62XA, PIC16LC62XA,<br>PIC16CR62XA, PIC16LCR62XA |  |  |  |
|                               |           | Capacitive Loading Specs on<br>Output Pins |         |                                                                                                                                                                                                                                          |             |            |                                                                                                |  |  |  |
| D100                          | COSC<br>2 | OSC2 pin                                   |         |                                                                                                                                                                                                                                          | 15          | pF         | In XT, HS and LP modes when external<br>clock used to drive OSC1.                              |  |  |  |
| D101                          | Сю        | All I/O pins/OSC2 (in RC mode)             |         |                                                                                                                                                                                                                                          | 50          | pF         |                                                                                                |  |  |  |
|                               |           | Capacitive Loading Specs on<br>Output Pins |         |                                                                                                                                                                                                                                          |             |            |                                                                                                |  |  |  |
| D100                          | COSC<br>2 | OSC2 pin                                   |         |                                                                                                                                                                                                                                          | 15          | pF         | In XT, HS and LP modes when external<br>clock used to drive OSC1.                              |  |  |  |
| D101                          | Сю        | All I/O pins/OSC2 (in RC mode)             |         |                                                                                                                                                                                                                                          | 50          | pF         |                                                                                                |  |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** In RC oscillator configuration, the OSC1 pin is a Schmitt Trigger input. It is not recommended that the PIC16C62X(A) be driven with external clock in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

**3:** Negative current is defined as coming out of the pin.

\*

# 18-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC)







|                          | Units | INCHES* |      |      | MILLIMETERS |       |       |  |
|--------------------------|-------|---------|------|------|-------------|-------|-------|--|
| Dimension                | MIN   | MIN NOM |      | MIN  | NOM         | MAX   |       |  |
| Number of Pins           | n     |         | 18   |      |             | 18    |       |  |
| Pitch                    | р     |         | .050 |      |             | 1.27  |       |  |
| Overall Height           | Α     | .093    | .099 | .104 | 2.36        | 2.50  | 2.64  |  |
| Molded Package Thickness | A2    | .088    | .091 | .094 | 2.24        | 2.31  | 2.39  |  |
| Standoff §               | A1    | .004    | .008 | .012 | 0.10        | 0.20  | 0.30  |  |
| Overall Width            | Е     | .394    | .407 | .420 | 10.01       | 10.34 | 10.67 |  |
| Molded Package Width     | E1    | .291    | .295 | .299 | 7.39        | 7.49  | 7.59  |  |
| Overall Length           | D     | .446    | .454 | .462 | 11.33       | 11.53 | 11.73 |  |
| Chamfer Distance         | h     | .010    | .020 | .029 | 0.25        | 0.50  | 0.74  |  |
| Foot Length              | L     | .016    | .033 | .050 | 0.41        | 0.84  | 1.27  |  |
| Foot Angle               | ¢     | 0       | 4    | 8    | 0           | 4     | 8     |  |
| Lead Thickness           | С     | .009    | .011 | .012 | 0.23        | 0.27  | 0.30  |  |
| Lead Width               | В     | .014    | .017 | .020 | 0.36        | 0.42  | 0.51  |  |
| Mold Draft Angle Top     | α     | 0       | 12   | 15   | 0           | 12    | 15    |  |
| Mold Draft Angle Bottom  | β     | 0       | 12   | 15   | 0           | 12    | 15    |  |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013

Drawing No. C04-051

# **PIC16C62X**

20-Lead Plastic Shrink Small Outline (SS) - 209 mil, 5.30 mm (SSOP)



|                          | Units |      | INCHES* |      | MILLIMETERS |        |        |  |
|--------------------------|-------|------|---------|------|-------------|--------|--------|--|
| Dimensi                  | MIN   | NOM  | MAX     | MIN  | NOM         | MAX    |        |  |
| Number of Pins           | n     |      | 20      |      |             | 20     |        |  |
| Pitch                    | р     |      | .026    |      |             | 0.65   |        |  |
| Overall Height           | Α     | .068 | .073    | .078 | 1.73        | 1.85   | 1.98   |  |
| Molded Package Thickness | A2    | .064 | .068    | .072 | 1.63        | 1.73   | 1.83   |  |
| Standoff §               | A1    | .002 | .006    | .010 | 0.05        | 0.15   | 0.25   |  |
| Overall Width            | E     | .299 | .309    | .322 | 7.59        | 7.85   | 8.18   |  |
| Molded Package Width     | E1    | .201 | .207    | .212 | 5.11        | 5.25   | 5.38   |  |
| Overall Length           | D     | .278 | .284    | .289 | 7.06        | 7.20   | 7.34   |  |
| Foot Length              | L     | .022 | .030    | .037 | 0.56        | 0.75   | 0.94   |  |
| Lead Thickness           | С     | .004 | .007    | .010 | 0.10        | 0.18   | 0.25   |  |
| Foot Angle               | φ     | 0    | 4       | 8    | 0.00        | 101.60 | 203.20 |  |
| Lead Width               | В     | .010 | .013    | .015 | 0.25        | 0.32   | 0.38   |  |
| Mold Draft Angle Top     | α     | 0    | 5       | 10   | 0           | 5      | 10     |  |
| Mold Draft Angle Bottom  | β     | 0    | 5       | 10   | 0           | 5      | 10     |  |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MO-150 Drawing No. C04-072

DS30235J-page 116



# WORLDWIDE SALES AND SERVICE

## AMERICAS

**Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com

#### Atlanta

3780 Mansell Road, Suite 130 Alpharetta, GA 30022 Tel: 770-640-0034 Fax: 770-640-0307

#### Boston

2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821

#### Chicago

333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075

#### Dallas

4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924

#### Detroit

Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260

### Kokomo

2767 S. Albright Road Kokomo, Indiana 46902 Tel: 765-864-8360 Fax: 765-864-8387

#### Los Angeles

18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338

#### Phoenix

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-4338

#### San Jose

Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955

#### Toronto

6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509

## ASIA/PACIFIC

#### Australia

Microchip Technology Australia Pty Ltd Marketing Support Division Suite 22, 41 Rawson Street Epping 2121, NSW Australia Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Microchip Technology Consulting (Shanghai) Co., Ltd., Beijing Liaison Office Unit 915 Bei Hai Wan Tai Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104 China - Chengdu Microchip Technology Consulting (Shanghai) Co., Ltd., Chengdu Liaison Office Rm. 2401-2402, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-86766200 Fax: 86-28-86766599 China - Fuzhou Microchip Technology Consulting (Shanghai)

Co., Ltd., Fuzhou Liaison Office Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521

## China - Hong Kong SAR

Microchip Technology Hongkong Ltd. Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

#### China - Shanghai

Microchip Technology Consulting (Shanghai) Co., Ltd. Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060 **China - Shenzhen** 

Microchip Technology Consulting (Shanghai) Co., Ltd., Shenzhen Liaison Office Rm. 1812, 18/F, Building A, United Plaza No. 5022 Binhe Road, Futian District Shenzhen 518033, China Tel: 86-755-82901380 Fax: 86-755-82966626

#### China - Qingdao

Mm. B505A, Fullhope Plaza, No. 12 Hong Kong Central Rd. Qingdao 266071, China Tel: 86-532-5027355 Fax: 86-532-5027205 India Microchip Technology Inc. India Liaison Office Marketing Support Division Divyasree Chambers 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062

### Japan

Microchip Technology Japan K.K. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5934 Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan Microchip Technology (Barbados) Inc., Taiwan Branch 11F-3, No. 207

Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

### EUROPE

Austria

Microchip Technology Austria GmbH Durisolstrasse 2 A-4600 Wels Austria Tel: 43-7242-2244-399 Fax: 43-7242-2244-393 Denmark Microchip Technology Nordic ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910 France Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany Microchip Technology GmbH Steinheilstrasse 10 D-85737 Ismaning, Germany Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy Microchip Technology SRL Via Quasimodo, 12 20025 Legnano (MI) Milan, Italy Tel: 39-0331-742611 Fax: 39-0331-466781 United Kingdom Microchip Ltd 505 Eskdale Road

Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5869 Fax: 44-118 921-5820

03/25/03