

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                               |
|----------------------------|-------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                      |
| Core Processor             | PIC                                                                           |
| Core Size                  | 8-Bit                                                                         |
| Speed                      | 4MHz                                                                          |
| Connectivity               | -                                                                             |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                              |
| Number of I/O              | 13                                                                            |
| Program Memory Size        | 3.5KB (2K x 14)                                                               |
| Program Memory Type        | OTP                                                                           |
| EEPROM Size                | -                                                                             |
| RAM Size                   | 128 x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                   |
| Data Converters            | -                                                                             |
| Oscillator Type            | External                                                                      |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                                |
| Supplier Device Package    | 20-SSOP                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc622at-04e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 4.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and Peripheral functions for controlling the desired operation of the device (Table 4-1). These registers are static RAM. The Special Function Registers can be classified into two sets (core and peripheral). The Special Function Registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section of that peripheral feature.

| Address | Name          | Bit 7               | Bit 6              | Bit 5       | Bit 4        | Bit 3        | Bit 2        | Bit 1       | Bit 0      | Value on<br>POR Reset | Value on all<br>other<br>RESETS <sup>(1)</sup> |
|---------|---------------|---------------------|--------------------|-------------|--------------|--------------|--------------|-------------|------------|-----------------------|------------------------------------------------|
| Bank 0  |               |                     |                    |             |              |              |              |             |            |                       |                                                |
| 00h     | INDF          | Addressin register) | g this locati      | ion uses co | ntents of FS | SR to addre  | ess data me  | mory (not a | n physical | XXXX XXXX             | XXXX XXXX                                      |
| 01h     | TMR0          | Timer0 Mo           | odule's Reg        | ister       |              |              |              |             |            | xxxx xxxx             | uuuu uuuu                                      |
| 02h     | PCL           | Program 0           | Counter's (F       | PC) Least S | ignificant B | yte          |              |             |            | 0000 0000             | 0000 0000                                      |
| 03h     | STATUS        | IRP <sup>(2)</sup>  | RP1 <sup>(2)</sup> | RP0         | TO           | PD           | Z            | DC          | С          | 0001 1xxx             | 000q quuu                                      |
| 04h     | FSR           | Indirect da         | ata memory         | address po  | ointer       |              |              |             |            | xxxx xxxx             | uuuu uuuu                                      |
| 05h     | PORTA         | —                   | _                  | _           | RA4          | RA3          | RA2          | RA1         | RA0        | x 0000                | u 0000                                         |
| 06h     | PORTB         | RB7                 | RB6                | RB5         | RB4          | RB3          | RB2          | RB1         | RB0        | xxxx xxxx             | uuuu uuuu                                      |
| 07h-09h | Unimplemented |                     |                    |             |              |              |              |             |            | _                     | _                                              |
| 0Ah     | PCLATH        | _                   | _                  | —           | Write buffe  | er for upper | 5 bits of pr | ogram coui  | nter       | 0 0000                | 0 0000                                         |
| 0Bh     | INTCON        | GIE                 | PEIE               | TOIE        | INTE         | RBIE         | T0IF         | INTF        | RBIF       | 0000 000x             | 0000 000u                                      |
| 0Ch     | PIR1          | _                   | CMIF               | —           | _            | —            | _            | —           | —          | -0                    | -0                                             |
| 0Dh-1Eh | Unimplemented |                     |                    |             |              |              |              |             |            | _                     | _                                              |
| 1Fh     | CMCON         | C2OUT               | C1OUT              | —           | _            | CIS          | CM2          | CM1         | CM0        | 00 0000               | 00 0000                                        |
| Bank 1  |               |                     |                    |             |              |              |              |             |            |                       |                                                |
| 80h     | INDF          | Addressin register) | g this locati      | on uses co  | ntents of FS | SR to addre  | ess data me  | mory (not a | ı physical | xxxx xxxx             | xxxx xxxx                                      |
| 81h     | OPTION        | RBPU                | INTEDG             | TOCS        | TOSE         | PSA          | PS2          | PS1         | PS0        | 1111 1111             | 1111 1111                                      |
| 82h     | PCL           | Program 0           | Counter's (F       | PC) Least S | ignificant B | yte          |              |             |            | 0000 0000             | 0000 0000                                      |
| 83h     | STATUS        | IRP <sup>(2)</sup>  | RP1 <sup>(2)</sup> | RP0         | TO           | PD           | Z            | DC          | С          | 0001 1xxx             | 000q quuu                                      |
| 84h     | FSR           | Indirect da         | ata memory         | address po  | ointer       |              |              |             |            | xxxx xxxx             | uuuu uuuu                                      |
| 85h     | TRISA         | —                   | _                  | _           | TRISA4       | TRISA3       | TRISA2       | TRISA1      | TRISA0     | 1 1111                | 1 1111                                         |
| 86h     | TRISB         | TRISB7              | TRISB6             | TRISB5      | TRISB4       | TRISB3       | TRISB2       | TRISB1      | TRISB0     | 1111 1111             | 1111 1111                                      |
| 87h-89h | Unimplemented |                     |                    |             |              |              |              |             |            | _                     | _                                              |
| 8Ah     | PCLATH        | —                   | _                  | _           | Write buffe  | er for upper | 5 bits of pr | ogram coui  | nter       | 0 0000                | 0 0000                                         |
| 8Bh     | INTCON        | GIE                 | PEIE               | T0IE        | INTE         | RBIE         | T0IF         | INTF        | RBIF       | 0000 000x             | 0000 000u                                      |
| 8Ch     | PIE1          | —                   | CMIE               | —           | —            | —            | —            | —           | —          | -0                    | -0                                             |
| 8Dh     | Unimplemented |                     |                    |             |              |              |              |             |            | _                     | _                                              |
| 8Eh     | PCON          | —                   |                    | _           |              | _            |              | POR         | BOR        | 0x                    | uq                                             |
| 8Fh-9Eh | Unimplemented |                     |                    |             |              |              |              |             |            | _                     | _                                              |
| 9Fh     | VRCON         | VREN                | VROE               | VRR         | —            | VR3          | VR2          | VR1         | VR0        | 000- 0000             | 000- 0000                                      |

TABLE 4-1: SPECIAL REGISTERS FOR THE PIC16C62X

Legend: — = Unimplemented locations read as '0', u = unchanged, x = unknown,

 ${\rm q}$  = value depends on condition, shaded = unimplemented

**Note 1:** Other (non Power-up) Resets include MCLR Reset, Brown-out Reset and Watchdog Timer Reset during normal operation.

2: IRP & RP1 bits are reserved; always maintain these bits clear.

#### 4.2.2.4 PIE1 Register

This register contains the individual enable bit for the comparator interrupt.

| <b>REGISTER 4-4:</b> | PIE1 REGISTER (ADDRESS 8CH)                                                                                                                       |                            |                |     |     |     |     |       |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------|-----|-----|-----|-----|-------|--|--|
|                      | U-0                                                                                                                                               | R/W-0                      | U-0            | U-0 | U-0 | U-0 | U-0 | U-0   |  |  |
|                      |                                                                                                                                                   | CMIE                       | _              |     |     | —   | _   | —     |  |  |
|                      | bit 7                                                                                                                                             |                            |                |     |     |     |     | bit 0 |  |  |
| bit 7                | Unimpleme                                                                                                                                         | Unimplemented: Read as '0' |                |     |     |     |     |       |  |  |
| bit 6                | <b>CMIE</b> : Comp<br>1 = Enables<br>0 = Disables                                                                                                 | the Compa                  | arator interru | upt |     |     |     |       |  |  |
| bit 5-0              | Unimpleme                                                                                                                                         | nted: Read                 | d as '0'       |     |     |     |     |       |  |  |
|                      | Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'- n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown |                            |                |     |     |     |     |       |  |  |

## 4.2.2.5 PIR1 Register

This register contains the individual flag bit for the comparator interrupt.

| Note: | Interrupt flag bits get set when an interrupt condition occurs, regardless of the state of |
|-------|--------------------------------------------------------------------------------------------|
|       | its corresponding enable bit or the global<br>enable bit, GIE (INTCON<7>). User            |
|       | software should ensure the appropriate                                                     |
|       | interrupt flag bits are clear prior to enabling                                            |
|       | an interrupt.                                                                              |

# REGISTER 4-5: PIR1 REGISTER (ADDRESS 0CH)

| ER 4-5: | PIRT REGI   | PIRT REGISTER (ADDRESS OCH) |               |              |              |           |                |        |  |  |
|---------|-------------|-----------------------------|---------------|--------------|--------------|-----------|----------------|--------|--|--|
|         | U-0         | R/W-0                       | U-0           | U-0          | U-0          | U-0       | U-0            | U-0    |  |  |
|         |             | CMIF                        |               | —            | _            |           |                |        |  |  |
|         | bit 7       |                             |               |              |              |           |                | bit 0  |  |  |
|         |             |                             |               |              |              |           |                |        |  |  |
| bit 7   | Unimpleme   | ented: Rea                  | d as '0'      |              |              |           |                |        |  |  |
| bit 6   | CMIF: Com   | parator Inte                | errupt Flag b | it           |              |           |                |        |  |  |
|         | 1 = Compai  | rator input h               | nas changed   | l            |              |           |                |        |  |  |
|         | 0 = Compai  | rator input h               | nas not chan  | iged         |              |           |                |        |  |  |
| bit 5-0 | Unimpleme   | ented: Rea                  | d as '0'      |              |              |           |                |        |  |  |
|         |             |                             |               |              |              |           |                |        |  |  |
|         | Legend:     |                             |               |              |              |           |                |        |  |  |
|         | R = Readab  | ole bit                     | W = W         | /ritable bit | U = Unim     | plemented | bit, read as ' | 0'     |  |  |
|         | - n = Value | at POR                      | '1' = B       | it is set    | '0' = Bit is | s cleared | x = Bit is u   | nknown |  |  |

# 5.0 I/O PORTS

The PIC16C62X have two ports, PORTA and PORTB. Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

# 5.1 PORTA and TRISA Registers

PORTA is a 5-bit wide latch. RA4 is a Schmitt Trigger input and an open drain output. Port RA4 is multiplexed with the T0CKI clock input. All other RA port pins have Schmitt Trigger input levels and full CMOS output drivers. All pins have data direction bits (TRIS registers), which can configure these pins as input or output.

A '1' in the TRISA register puts the corresponding output driver in a Hi-impedance mode. A '0' in the TRISA register puts the contents of the output latch on the selected pin(s).

Reading the PORTA register reads the status of the pins, whereas writing to it will write to the port latch. All write operations are read-modify-write operations. So a write to a port implies that the port pins are first read, then this value is modified and written to the port data latch.

The PORTA pins are multiplexed with comparator and voltage reference functions. The operation of these pins are selected by control bits in the CMCON (comparator control register) register and the VRCON (voltage reference control register) register. When selected as a comparator input, these pins will read as '0's.

#### FIGURE 5-1: BLOCK DIAGRAM OF RA1:RA0 PINS



| Note: | On RESET, the TRISA register is set to all  |
|-------|---------------------------------------------|
|       | inputs. The digital inputs are disabled and |
|       | the comparator inputs are forced to ground  |
|       | to reduce excess current consumption.       |

TRISA controls the direction of the RA pins, even when they are being used as comparator inputs. The user must make sure to keep the pins configured as inputs when using them as comparator inputs.

The RA2 pin will also function as the output for the voltage reference. When in this mode, the VREF pin is a very high impedance output and must be buffered prior to any external load. The user must configure TRISA<2> bit as an input and use high impedance loads.

In one of the Comparator modes defined by the CMCON register, pins RA3 and RA4 become outputs of the comparators. The TRISA<4:3> bits must be cleared to enable outputs to use this function.

#### EXAMPLE 5-1: INITIALIZING PORTA

| CLRF  | PORTA       | ;Initialize PORTA by setting<br>;output data latches |
|-------|-------------|------------------------------------------------------|
| MOVLW | 0X07        | ;Turn comparators off and                            |
| MOVWF | CMCON       | ;enable pins for I/O<br>;functions                   |
| BSF   | STATUS, RPO | ;Select Bank1                                        |
| MOVLW | 0x1F        | ;Value used to initialize                            |
|       |             | ;data direction                                      |
| MOVWF | TRISA       | ;Set RA<4:0> as inputs                               |
|       |             | ;TRISA<7:5> are always                               |
|       |             | ;read as '0'.                                        |

# FIGURE 5-2: BLOCK DIAGRAM OF RA2 PIN



# 5.3 I/O Programming Considerations

#### 5.3.1 BI-DIRECTIONAL I/O PORTS

Any instruction which writes, operates internally as a read followed by a write operation. The BCF and BSF instructions, for example, read the register into the CPU, execute the bit operation and write the result back to the register. Caution must be used when these instructions are applied to a port with both inputs and outputs defined. For example, a BSF operation on bit5 of PORTB will cause all eight bits of PORTB to be read into the CPU. Then the BSF operation takes place on bit5 and PORTB is written to the output latches. If another bit of PORTB is used as a bi-directional I/O pin (e.g., bit0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and re-written to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit0 is switched into Output mode later on, the content of the data latch may now be unknown.

Reading the port register reads the values of the port pins. Writing to the port register writes the value to the port latch. When using read-modify-write instructions (ex. BCF, BSF, etc.) on a port, the value of the port pins is read, the desired operation is done to this value, and this value is then written to the port latch.

Example 5-2 shows the effect of two sequential read-modify-write instructions (ex.,  ${\tt BCF}\,,\ {\tt BSF},$  etc.) on an I/O port

A pin actively outputting a Low or High should not be driven from external devices at the same time in order to change the level on this pin ("wired-or", "wired-and"). The resulting high output currents may damage the chip.

#### EXAMPLE 5-2: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT

|                                                                                  | = =                   |  |  |  |  |  |  |  |
|----------------------------------------------------------------------------------|-----------------------|--|--|--|--|--|--|--|
| ; Initial PORT settings:                                                         | PORTB<7:4> Inputs     |  |  |  |  |  |  |  |
| ;                                                                                | PORTB<3:0> Outputs    |  |  |  |  |  |  |  |
| ; PORTB<7:6> have external pull-up and are not<br>; connected to other circuitry |                       |  |  |  |  |  |  |  |
| ;                                                                                |                       |  |  |  |  |  |  |  |
| ;                                                                                | PORT latch PORT pins  |  |  |  |  |  |  |  |
| ;                                                                                |                       |  |  |  |  |  |  |  |
|                                                                                  | -                     |  |  |  |  |  |  |  |
|                                                                                  |                       |  |  |  |  |  |  |  |
| BCF PORTB, 7                                                                     | ; 01pp pppp 11pp pppp |  |  |  |  |  |  |  |
| BCF PORTB, 6                                                                     | ; 10pp pppp 11pp pppp |  |  |  |  |  |  |  |
| BSF STATUS, RPO                                                                  | ;                     |  |  |  |  |  |  |  |
| BCF TRISB, 7                                                                     | ;10pp pppp 11pp pppp  |  |  |  |  |  |  |  |
| BCF TRISB, 6                                                                     | ;10pp pppp 10pp pppp  |  |  |  |  |  |  |  |
| ;                                                                                |                       |  |  |  |  |  |  |  |
| ; Note that the user may h                                                       | nave expected the pin |  |  |  |  |  |  |  |
| ; values to be 00pp pppp.                                                        | The 2nd BCF caused    |  |  |  |  |  |  |  |
| ; RB7 to be latched as the                                                       | e pin value (High).   |  |  |  |  |  |  |  |
|                                                                                  |                       |  |  |  |  |  |  |  |

# 5.3.2 SUCCESSIVE OPERATIONS ON I/O PORTS

The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 5-7). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should be such to allow the pin voltage to stabilize (load dependent) before the next instruction which causes that file to be read into the CPU is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port.



#### FIGURE 5-7: SUCCESSIVE I/O OPERATION









# 6.2 Using Timer0 with External Clock

When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization.

#### 6.2.1 EXTERNAL CLOCK SYNCHRONIZATION

When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 6-5). Therefore, it is necessary for T0CKI to be high for at least 2Tosc (and a small RC delay of 20 ns) and low for at least 2Tosc (and a small RC delay of 20 ns). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple-counter type prescaler, so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple-counter must be taken into account. Therefore, it is necessary for TOCKI to have a period of at least 4Tosc (and a small RC delay of 40 ns) divided by the prescaler value. The only requirement on TOCKI high and low time is that they do not violate the minimum pulse width requirement of 10 ns. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device.

## 6.2.2 TIMER0 INCREMENT DELAY

Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the TMR0 is actually incremented. Figure 6-5 shows the delay from the external clock edge to the timer incrementing.





## 6.3 Prescaler

An 8-bit counter is available as a prescaler for the Timer0 module, or as a postscaler for the Watchdog Timer, respectively (Figure 6-6). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available which is mutually exclusive between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer and vice-versa.

The PSA and PS<2:0> bits (OPTION<3:0>) determine the prescaler assignment and prescale ratio.

When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the Watchdog Timer. The prescaler is not readable or writable.



#### FIGURE 6-6: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER

NOTES:

# 7.4 Comparator Response Time

Response time is the minimum time, after selecting a new reference voltage or input source, before the comparator output has a valid level. If the internal reference is changed, the maximum delay of the internal voltage reference must be considered when using the comparator outputs. Otherwise the maximum delay of the comparators should be used (Table 12-2).

# 7.5 Comparator Outputs

The comparator outputs are read through the CMCON register. These bits are read only. The comparator outputs may also be directly output to the RA3 and RA4 I/O pins. When the CM<2:0> = 110, multiplexors in the output path of the RA3 and RA4 pins will switch and the output of each pin will be the unsynchronized output of the comparator. The uncertainty of each of the comparators is related to the input offset voltage and the response time given in the specifications. Figure 7-3 shows the comparator output block diagram.

The TRISA bits will still function as an output enable/ disable for the RA3 and RA4 pins while in this mode.

- Note 1: When reading the PORT register, all pins configured as analog inputs will read as a '0'. Pins configured as digital inputs will convert an analog input according to the Schmitt Trigger input specification.
  - 2: Analog levels on any pin that is defined as a digital input may cause the input buffer to consume more current than is specified.

#### FIGURE 7-3: COMPARATOR OUTPUT BLOCK DIAGRAM



#### EXAMPLE 8-1: VOLTAGE REFERENCE CONFIGURATION

| MOVLW | 0x02        | ; | 4 Inputs Muxed |
|-------|-------------|---|----------------|
| MOVWF | CMCON       | ; | to 2 comps.    |
| BSF   | STATUS, RPO | ; | go to Bank 1   |
| MOVLW | 0x0F        | ; | RA3-RA0 are    |
| MOVWF | TRISA       | ; | inputs         |
| MOVLW | 0xA6        | ; | enable VREF    |
| MOVWF | VRCON       | ; | low range      |
|       |             | ; | set VR<3:0>=6  |
| BCF   | STATUS, RPO | ; | go to Bank O   |
| CALL  | DELAY10     | ; | 10µs delay     |

# 8.2 Voltage Reference Accuracy/Error

The full range of VSS to VDD cannot be realized due to the construction of the module. The transistors on the top and bottom of the resistor ladder network (Figure 8-1) keep VREF from approaching VSS or VDD. The voltage reference is VDD derived and therefore, the VREF output changes with fluctuations in VDD. The tested absolute accuracy of the voltage reference can be found in Table 12-2.

# 8.3 Operation During SLEEP

When the device wakes up from SLEEP through an interrupt or a Watchdog Timer time-out, the contents of the VRCON register are not affected. To minimize current consumption in SLEEP mode, the voltage reference should be disabled.

# 8.4 Effects of a RESET

A device RESET disables the voltage reference by clearing bit VREN (VRCON<7>). This reset also disconnects the reference from the RA2 pin by clearing bit VROE (VRCON<6>) and selects the high voltage range by clearing bit VRR (VRCON<5>). The VREF value select bits, VRCON<3:0>, are also cleared.

# 8.5 Connection Considerations

The voltage reference module operates independently of the comparator module. The output of the reference generator may be connected to the RA2 pin if the TRISA<2> bit is set and the VROE bit, VRCON<6>, is set. Enabling the voltage reference output onto the RA2 pin with an input signal present will increase current consumption. Connecting RA2 as a digital output with VREF enabled will also increase current consumption.

The RA2 pin can be used as a simple D/A output with limited drive capability. Due to the limited drive capability, a buffer must be used in conjunction with the voltage reference output for external connections to VREF. Figure 8-2 shows an example buffering technique.

# FIGURE 8-2: VOLTAGE REFERENCE OUTPUT BUFFER EXAMPLE

#### TABLE 8-1: REGISTERS ASSOCIATED WITH VOLTAGE REFERENCE

| Address | Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value On<br>POR | Value On<br>All Other<br>RESETS |
|---------|-------|-------|-------|-------|--------|--------|--------|--------|--------|-----------------|---------------------------------|
| 9Fh     | VRCON | VREN  | VROE  | VRR   | _      | VR3    | VR2    | VR1    | VR0    | 000- 0000       | 000- 0000                       |
| 1Fh     | CMCON | C2OUT | C1OUT | _     | -      | CIS    | CM2    | CM1    | CM0    | 00 0000         | 00 0000                         |
| 85h     | TRISA | _     |       |       | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1 1111          | 1 1111                          |

**Note:** - = Unimplemented, read as "0"

## 9.4 Power-on Reset (POR), Power-up Timer (PWRT), Oscillator Start-up Timer (OST) and Brown-out Reset (BOR)

#### 9.4.1 POWER-ON RESET (POR)

The on-chip POR circuit holds the chip in RESET until VDD has reached a high enough level for proper operation. To take advantage of the POR, just tie the MCLR pin through a resistor to VDD. This will eliminate external RC components usually needed to create Power-on Reset. A maximum rise time for VDD is required. See Electrical Specifications for details.

The POR circuit does not produce an internal RESET when VDD declines.

When the device starts normal operation (exits the RESET condition), device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, the device must be held in RESET until the operating conditions are met.

For additional information, refer to Application Note AN607, "Power-up Trouble Shooting".

#### 9.4.2 POWER-UP TIMER (PWRT)

The Power-up Timer provides a fixed 72 ms (nominal) time-out on power-up only, from POR or Brown-out Reset. The Power-up Timer operates on an internal RC oscillator. The chip is kept in RESET as long as PWRT is active. The PWRT delay allows the VDD to rise to an acceptable level. A configuration bit, PWRTE can disable (if set) or enable (if cleared or programmed) the Power-up Timer. The Power-up Timer should always be enabled when Brown-out Reset is enabled.

The Power-up Time delay will vary from chip-to-chip and due to VDD, temperature and process variation. See DC parameters for details.

#### 9.4.3 OSCILLATOR START-UP TIMER (OST)

The Oscillator Start-Up Timer (OST) provides a 1024 oscillator cycle (from OSC1 input) delay after the PWRT delay is over. This ensures that the crystal oscillator or resonator has started and stabilized.

The OST time-out is invoked only for XT, LP and HS modes and only on Power-on Reset or wake-up from SLEEP.

#### 9.4.4 BROWN-OUT RESET (BOR)

The PIC16C62X members have on-chip Brown-out Reset circuitry. A configuration bit, BODEN, can disable (if clear/programmed) or enable (if set) the Brown-out Reset circuitry. If VDD falls below 4.0V refer to VBOR parameter D005 (VBOR) for greater than parameter (TBOR) in Table 12-5. The brown-out situation will RESET the chip. A RESET won't occur if VDD falls below 4.0V for less than parameter (TBOR).

On any RESET (Power-on, Brown-out, Watchdog, etc.) the chip will remain in RESET until VDD rises above BVDD. The Power-up Timer will now be invoked and will keep the chip in RESET an additional 72 ms.

If VDD drops below BVDD while the Power-up Timer is running, the chip will go back into a Brown-out Reset and the Power-up Timer will be re-initialized. Once VDD rises above BVDD, the Power-Up Timer will execute a 72 ms RESET. The Power-up Timer should always be enabled when Brown-out Reset is enabled. Figure 9-7 shows typical Brown-out situations.



#### FIGURE 9-7: BROWN-OUT SITUATIONS

TABLE 9-6: SUMMARY OF INTERRUPT REGISTERS

| Address | Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR<br>Reset | Value on all<br>other<br>RESETS <sup>(1)</sup> |
|---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------------|------------------------------------------------|
| 0Bh     | INTCON | GIE   | PEIE  | TOIE  | INTE  | RBIE  | TOIF  | INTF  | RBIF  | 0000 000x             | 0000 000u                                      |
| 0Ch     | PIR1   | —     | CMIF  | —     | —     | —     | —     | —     | —     | -0                    | -0                                             |
| 8Ch     | PIE1   | _     | CMIE  | _     | _     | —     | _     | —     | _     | -0                    | -0                                             |

**Note 1:** Other (non Power-up) Resets include MCLR Reset, Brown-out Reset and Watchdog Timer Reset during normal operation.

## 9.6 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt (e.g., W register and STATUS register). This will have to be implemented in software.

Example 9-3 stores and restores the STATUS and W registers. The user register, W\_TEMP, must be defined in both banks and must be defined at the same offset from the bank base address (i.e., W\_TEMP is defined at 0x20 in Bank 0 and it must also be defined at 0xA0 in Bank 1). The user register, STATUS\_TEMP, must be defined in Bank 0. The Example 9-3:

- · Stores the W register
- Stores the STATUS register in Bank 0
- Executes the ISR code
- Restores the STATUS (and bank select bit register)
- · Restores the W register

#### EXAMPLE 9-3: SAVING THE STATUS AND W REGISTERS IN RAM

| MOVWF | W_TEMP            | ;copy W to temp register,<br>;could be in either bank                       |
|-------|-------------------|-----------------------------------------------------------------------------|
| SWAPF | STATUS,W          | ;swap status to be saved<br>into W                                          |
| BCF   | STATUS, RPO       | ;change to bank 0 regardless<br>;of current bank                            |
| MOVWF | STATUS_TEMP       | ;save status to bank 0<br>;register                                         |
| :     |                   |                                                                             |
| :     | (ISR)             |                                                                             |
| :     |                   |                                                                             |
| SWAPF | STATUS_TEMP,<br>W | ;swap STATUS_TEMP register<br>;into W, sets bank to origi-<br>nal<br>;state |
| MOVWF | STATUS            | ;move W into STATUS register                                                |
| SWAPF | W_TEMP,F          | ;swap W_TEMP                                                                |
| SWAPF | W_TEMP,W          | ;swap W_TEMP into W                                                         |

| BCF              | Bit Clear f                                                         | BTFSC            | Bit Test, Skip if Clear                                                                                                                             |  |  |  |
|------------------|---------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ label ] BCF f,b                                                   | Syntax:          | [ <i>label</i> ] BTFSC f,b                                                                                                                          |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ | Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$                                                                                 |  |  |  |
| Operation:       | $0 \rightarrow (f \le b >)$                                         | Operation:       | skip if (f <b>) = 0</b>                                                                                                                             |  |  |  |
| Status Affected: | None                                                                | Status Affected: | None                                                                                                                                                |  |  |  |
| Encoding:        | 01 00bb bfff ffff                                                   | Encoding:        | 01 10bb bfff ffff                                                                                                                                   |  |  |  |
| Description:     | Bit 'b' in register 'f' is cleared.                                 | Description:     | If bit 'b' in register 'f' is '0', then the                                                                                                         |  |  |  |
| Words:           | 1                                                                   |                  | next instruction is skipped.<br>If bit 'b' is '0', then the next instruc-<br>tion fetched during the current<br>instruction execution is discarded, |  |  |  |
| Cycles:          | 1                                                                   |                  |                                                                                                                                                     |  |  |  |
| Example          | BCF FLAG_REG, 7                                                     |                  |                                                                                                                                                     |  |  |  |
|                  | Before Instruction<br>FLAG_REG = 0xC7                               |                  | and a NOP is executed instead,<br>making this a two-cycle instruction.                                                                              |  |  |  |
|                  | After Instruction                                                   | Words:           | 1                                                                                                                                                   |  |  |  |
|                  | FLAG_REG = 0x47                                                     | Cycles:          | 1(2)                                                                                                                                                |  |  |  |
|                  |                                                                     | Example          | here btfsc <b>FLAG,1</b><br>false goto <b>process co</b>                                                                                            |  |  |  |
| BSF              | Bit Set f                                                           |                  | TRUE DE                                                                                                                                             |  |  |  |
| Syntax:          | [ <i>label</i> ] BSF f,b                                            |                  | •                                                                                                                                                   |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ 0 \leq b \leq 7 \end{array}$ |                  | Before Instruction<br>PC = address HERE<br>After Instruction<br>if FLAG<1> = 0,<br>PC = address TRUE                                                |  |  |  |
| Operation:       | $1 \rightarrow (f \le b >)$                                         |                  |                                                                                                                                                     |  |  |  |
| Status Affected: | None                                                                |                  |                                                                                                                                                     |  |  |  |
| Encoding:        | 01 01bb bfff ffff                                                   |                  | if FLAG<1>=1,<br>PC = address FALSE                                                                                                                 |  |  |  |
| Description:     | Bit 'b' in register 'f' is set.                                     |                  | PC = address FALSE                                                                                                                                  |  |  |  |
| Words:           | 1                                                                   |                  |                                                                                                                                                     |  |  |  |
| Cycles:          | 1                                                                   |                  |                                                                                                                                                     |  |  |  |
| Example          | BSF FLAG_REG, 7                                                     |                  |                                                                                                                                                     |  |  |  |

Before Instruction FLAG\_REG = 0x0A After Instruction

FLAG\_REG = 0x8A

| INCFSZ                       | Increment f, Skip if 0                                                                                                                                                | IORWF            | Inclusive OR W with f                                                                                                                                                 |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                      | [ <i>label</i> ] INCFSZ f,d                                                                                                                                           | Syntax:          | [ <i>label</i> ] IORWF f,d                                                                                                                                            |
| Operands:                    | $0 \le f \le 127$<br>d $\in [0,1]$                                                                                                                                    | Operands:        | $0 \le f \le 127$<br>d $\in [0,1]$                                                                                                                                    |
| Operation:                   | (f) + 1 $\rightarrow$ (dest), skip if result = 0                                                                                                                      | Operation:       | (W) .OR. (f) $\rightarrow$ (dest)                                                                                                                                     |
| Status Affected:             | None                                                                                                                                                                  | Status Affected: | Z                                                                                                                                                                     |
| Encoding:                    | 00 1111 dfff ffff                                                                                                                                                     | Encoding:        | 00 0100 dfff ffff                                                                                                                                                     |
| Description:                 | The contents of register 'f' are<br>incremented. If 'd' is 0 the result is<br>placed in the W register. If 'd' is 1,<br>the result is placed back in<br>register 'f'. | Description:     | Inclusive OR the W register with<br>register 'f'. If 'd' is 0 the result is<br>placed in the W register. If 'd' is 1<br>the result is placed back in<br>register 'f'. |
|                              | If the result is 0, the next instruc-<br>tion, which is already fetched, is                                                                                           | Words:           | 1                                                                                                                                                                     |
|                              | discarded. A NOP is executed                                                                                                                                          | Cycles:          | 1                                                                                                                                                                     |
|                              | instead making it a two-cycle                                                                                                                                         | Example          | IORWF RESULT, 0                                                                                                                                                       |
| Words:<br>Cycles:<br>Example | instruction. 1 1(2) HERE INCFSZ CNT, 1 GOTO LOOP CONTINUE • •                                                                                                         |                  | Before InstructionRESULT = $0x13$ W = $0x91$ After InstructionRESULT =RESULT = $0x13$ W = $0x93$ Z =1                                                                 |
|                              | •<br>Before Instruction                                                                                                                                               | MOVLW            | Move Literal to W                                                                                                                                                     |
|                              | PC = address HERE<br>After Instruction                                                                                                                                | Syntax:          | [ <i>label</i> ] MOVLW k                                                                                                                                              |
|                              | CNT = CNT + 1                                                                                                                                                         | Operands:        | $0 \le k \le 255$                                                                                                                                                     |
|                              | if CNT= 0,<br>PC = address CONTINUE                                                                                                                                   | Operation:       | $k \rightarrow (W)$                                                                                                                                                   |
|                              | if CNT≠ 0,                                                                                                                                                            | Status Affected: | None                                                                                                                                                                  |
|                              | PC = address HERE +1                                                                                                                                                  | Encoding:        | 11 00xx kkkk kkkk                                                                                                                                                     |
| IORLW                        | Inclusive OR Literal with W                                                                                                                                           | Description:     | The eight bit literal 'k' is loaded<br>into W register. The don't cares<br>will assemble as 0's.                                                                      |
| Syntax:                      | [ <i>label</i> ] IORLW k                                                                                                                                              | Words:           | 1                                                                                                                                                                     |
| Operands:                    | $0 \le k \le 255$                                                                                                                                                     | Cycles:          | 1                                                                                                                                                                     |
| Operation:                   | (W) .OR. $k \rightarrow$ (W)                                                                                                                                          | Example          | MOVLW 0x5A                                                                                                                                                            |
| Status Affected:             | Z                                                                                                                                                                     | Example          | After Instruction                                                                                                                                                     |
| Encoding:                    | 11 1000 kkkk kkkk                                                                                                                                                     |                  | W = 0x5A                                                                                                                                                              |
| Description:                 | The contents of the W register is<br>OR'ed with the eight bit literal 'k'.<br>The result is placed in the W<br>register.                                              |                  |                                                                                                                                                                       |
| Words:                       | 1                                                                                                                                                                     |                  |                                                                                                                                                                       |
| Cycles:                      | 1                                                                                                                                                                     |                  |                                                                                                                                                                       |
| Example                      | IORLW 0x35                                                                                                                                                            |                  |                                                                                                                                                                       |
|                              | Before Instruction<br>W = 0x9A<br>After Instruction<br>W = 0xBE                                                                                                       |                  |                                                                                                                                                                       |

W = Z =

0xBF 1 

# 11.3 MPLAB C17 and MPLAB C18 C Compilers

The MPLAB C17 and MPLAB C18 Code Development Systems are complete ANSI C compilers for Microchip's PIC17CXXX and PIC18CXXX family of microcontrollers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

# 11.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK object linker combines relocatable objects created by the MPASM assembler and the MPLAB C17 and MPLAB C18 C compilers. It can link relocatable objects from pre-compiled libraries, using directives from a linker script.

The MPLIB object librarian manages the creation and modification of library files of pre-compiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

# 11.5 MPLAB C30 C Compiler

The MPLAB C30 C compiler is a full-featured, ANSI compliant, optimizing compiler that translates standard ANSI C programs into dsPIC30F assembly language source. The compiler also supports many command-line options and language extensions to take full advantage of the dsPIC30F device hardware capabilities, and afford fine control of the compiler code generator.

MPLAB C30 is distributed with a complete ANSI C standard library. All library functions have been validated and conform to the ANSI C library standard. The library includes functions for string manipulation, dynamic memory allocation, data conversion, time-keeping, and math functions (trigonometric, exponential and hyperbolic). The compiler provides symbolic information for high level source debugging with the MPLAB IDE.

# 11.6 MPLAB ASM30 Assembler, Linker, and Librarian

MPLAB ASM30 assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 compiler uses the assembler to produce it's object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- Support for the entire dsPIC30F instruction set
- · Support for fixed-point and floating-point data
- Command line interface
- Rich directive set
- Flexible macro language
- · MPLAB IDE compatibility

## 11.7 MPLAB SIM Software Simulator

The MPLAB SIM software simulator allows code development in a PC hosted environment by simulating the PICmicro series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user defined key press, to any pin. The execution can be performed in Single-Step, Execute Until Break, or Trace mode.

The MPLAB SIM simulator fully supports symbolic debugging using the MPLAB C17 and MPLAB C18 C Compilers, as well as the MPASM assembler. The software simulator offers the flexibility to develop and debug code outside of the laboratory environment, making it an excellent, economical software development tool.

# 11.8 MPLAB SIM30 Software Simulator

The MPLAB SIM30 software simulator allows code development in a PC hosted environment by simulating the dsPIC30F series microcontrollers on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a file, or user defined key press, to any of the pins.

The MPLAB SIM30 simulator fully supports symbolic debugging using the MPLAB C30 C Compiler and MPLAB ASM30 assembler. The simulator runs in either a Command Line mode for automated tasks, or from MPLAB IDE. This high speed simulator is designed to debug, analyze and optimize time intensive DSP routines.











#### 12.4 DC Characteristics: PIC16C62X/C62XA/CR62XA (Commercial, Industrial, Extended) PIC16LC62X/LC62XA/LCR62XA (Commercial, Industrial, Extended) (CONT.)

| PIC16C62X/C62XA/CR62XA        |           |                                            | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}$ C $\leq$ Ta $\leq$ +85°C for industrial and0°C $\leq$ Ta $\leq$ +70°C for commercial and $-40^{\circ}$ C $\leq$ Ta $\leq$ +125°C for extended |                                                      |             |        |                                                                                                |  |
|-------------------------------|-----------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------|--------|------------------------------------------------------------------------------------------------|--|
| PIC16LC62X/LC62XA/LCR62XA     |           |                                            |                                                                                                                                                                                                                                          | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |             |        |                                                                                                |  |
| Param. Sym Characteristic No. |           |                                            |                                                                                                                                                                                                                                          | Тур†                                                 | Мах         | Units  | Conditions                                                                                     |  |
|                               | Vol       | Output Low Voltage                         |                                                                                                                                                                                                                                          |                                                      |             |        |                                                                                                |  |
| D080                          |           | I/O ports                                  | _                                                                                                                                                                                                                                        | —                                                    | 0.6         | V      | IOL = 8.5 mA, VDD = 4.5V, -40° to +85°C                                                        |  |
|                               |           |                                            | _                                                                                                                                                                                                                                        | —                                                    | 0.6         | V      | IOL = 7.0 mA, VDD = 4.5V, +125°C                                                               |  |
| D083                          |           | OSC2/CLKOUT (RC only)                      | _                                                                                                                                                                                                                                        | _                                                    | 0.6         | V      | IOL = 1.6 mA, VDD = 4.5V, -40° to +85°C                                                        |  |
|                               |           |                                            | _                                                                                                                                                                                                                                        | _                                                    | 0.6         | V      | IOL = 1.2 mA, VDD = 4.5V, +125°C                                                               |  |
|                               | Voн       | Output High Voltage <sup>(3)</sup>         | 1                                                                                                                                                                                                                                        |                                                      |             |        |                                                                                                |  |
| D090                          |           | I/O ports (Except RA4)                     | Vdd-0.7                                                                                                                                                                                                                                  | _                                                    | _           | v      | ІОН = -3.0 mA, VDD = 4.5V, -40° to +85°С                                                       |  |
|                               |           |                                            | VDD-0.7                                                                                                                                                                                                                                  | _                                                    | _           | V      | IOH = -2.5 mA, VDD = 4.5V, +125°С                                                              |  |
| D092                          |           | OSC2/CLKOUT (RC only)                      | VDD-0.7                                                                                                                                                                                                                                  | —                                                    | -           | V      | IOH = -1.3 mA, VDD = 4.5V, -40° to +85°С                                                       |  |
|                               |           |                                            | VDD-0.7                                                                                                                                                                                                                                  | _                                                    | _           | V      | Iон = -1.0 mA, VDD = 4.5V, +125°С                                                              |  |
|                               | Vон       | Output High Voltage <sup>(3)</sup>         |                                                                                                                                                                                                                                          |                                                      |             |        |                                                                                                |  |
| D090                          |           | I/O ports (Except RA4)                     | VDD-0.7                                                                                                                                                                                                                                  | —                                                    | -           | V      | IOH = -3.0 mA, VDD = 4.5V, -40° to +85°C                                                       |  |
|                               |           |                                            | VDD-0.7                                                                                                                                                                                                                                  | —                                                    | -           | V      | ЮН = -2.5 mA, VDD = 4.5V, +125°С                                                               |  |
| D092                          |           | OSC2/CLKOUT (RC only)                      | VDD-0.7                                                                                                                                                                                                                                  | -                                                    | -           | V      | IOH = -1.3 mA, VDD = 4.5V, -40° to +85°C                                                       |  |
| *D450                         | 1/22      | On an Duain Llink Mattern                  | VDD-0.7                                                                                                                                                                                                                                  | _                                                    |             | V<br>V | IOH = -1.0 mA, VDD = 4.5V, +125°C                                                              |  |
| *D150                         | Vod       | Open-Drain High Voltage                    |                                                                                                                                                                                                                                          |                                                      | 10*<br>8.5* | V      | RA4 pin PIC16C62X, PIC16LC62X<br>RA4 pin PIC16C62XA, PIC16LC62XA,<br>PIC16CR62XA, PIC16LCR62XA |  |
| *D150                         | Vod       | Open-Drain High Voltage                    |                                                                                                                                                                                                                                          |                                                      | 10*<br>8.5* | V      | RA4 pin PIC16C62X, PIC16LC62X<br>RA4 pin PIC16C62XA, PIC16LC62XA,<br>PIC16CR62XA, PIC16LCR62XA |  |
|                               |           | Capacitive Loading Specs on<br>Output Pins |                                                                                                                                                                                                                                          |                                                      |             |        |                                                                                                |  |
| D100                          | COSC<br>2 | OSC2 pin                                   |                                                                                                                                                                                                                                          |                                                      | 15          | pF     | In XT, HS and LP modes when external<br>clock used to drive OSC1.                              |  |
| D101                          | Сю        | All I/O pins/OSC2 (in RC mode)             |                                                                                                                                                                                                                                          |                                                      | 50          | pF     |                                                                                                |  |
|                               |           | Capacitive Loading Specs on<br>Output Pins |                                                                                                                                                                                                                                          |                                                      |             |        |                                                                                                |  |
| D100                          | COSC<br>2 | OSC2 pin                                   |                                                                                                                                                                                                                                          |                                                      | 15          | pF     | In XT, HS and LP modes when external<br>clock used to drive OSC1.                              |  |
| D101                          | Сю        | All I/O pins/OSC2 (in RC mode)             |                                                                                                                                                                                                                                          |                                                      | 50          | pF     |                                                                                                |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** In RC oscillator configuration, the OSC1 pin is a Schmitt Trigger input. It is not recommended that the PIC16C62X(A) be driven with external clock in RC mode.

2: The leakage current on the MCLR pin is strongly dependent on applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

**3:** Negative current is defined as coming out of the pin.

\*

# 12.5 DC CHARACTERISTICS: PIC16C620A/C621A/C622A-40<sup>(7)</sup> (Commercial) PIC16CR620A-40<sup>(7)</sup> (Commercial)

| DC CHARACTERISTICS |       |                                            | Standard Operating Conditions (unless otherwise stated)Operating temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial |      |                 |      |                                                                |  |
|--------------------|-------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|-----------------|------|----------------------------------------------------------------|--|
| Param<br>No.       | Sym   | Characteristic                             | Min                                                                                                                                | Тур† | Мах             | Unit | Conditions                                                     |  |
|                    | VIL   | Input Low Voltage                          |                                                                                                                                    |      |                 |      |                                                                |  |
|                    |       | I/O ports                                  |                                                                                                                                    |      |                 |      |                                                                |  |
| D030               |       | with TTL buffer                            | Vss                                                                                                                                | —    | 0.8V<br>0.15Vdd | V    | VDD = 4.5V to 5.5V, otherwise                                  |  |
| D031               |       | with Schmitt Trigger input                 | Vss                                                                                                                                |      | 0.2VDD          | V    |                                                                |  |
| D032               |       | MCLR, RA4/T0CKI, OSC1<br>(in RC mode)      | Vss                                                                                                                                | —    | 0.2Vdd          | V    | (Note 1)                                                       |  |
| D033               |       | OSC1 (in XT and HS)                        | Vss                                                                                                                                | _    | 0.3VDD          | V    |                                                                |  |
|                    |       | OSC1 (in LP)                               | Vss                                                                                                                                | _    | 0.6Vdd - 1.0    | V    |                                                                |  |
|                    | Vih   | Input High Voltage                         |                                                                                                                                    |      |                 |      |                                                                |  |
|                    |       | I/O ports                                  |                                                                                                                                    |      |                 |      |                                                                |  |
| D040               |       | with TTL buffer                            | 2.0V                                                                                                                               | —    | Vdd             | V    | VDD = 4.5V to 5.5V, otherwise                                  |  |
|                    |       |                                            | 0.25 VDD + 0.8                                                                                                                     |      | Vdd             |      |                                                                |  |
| D041               |       | with Schmitt Trigger input                 | 0.8 VDD                                                                                                                            |      | Vdd             |      |                                                                |  |
| D042               |       | MCLR RA4/T0CKI                             | 0.8 VDD                                                                                                                            | —    | Vdd             | V    |                                                                |  |
| D043               |       | OSC1 (XT, HS and LP)                       | 0.7 VDD                                                                                                                            | —    | Vdd             | V    |                                                                |  |
| D043A              |       | OSC1 (in RC mode)                          | 0.9 VDD                                                                                                                            |      |                 |      | (Note 1)                                                       |  |
| D070               | IPURB | PORTB Weak Pull-up Current                 | 50                                                                                                                                 | 200  | 400             | μA   | VDD = 5.0V, VPIN = VSS                                         |  |
|                    | lı∟   | Input Leakage Current <sup>(2, 3)</sup>    |                                                                                                                                    |      |                 |      |                                                                |  |
|                    |       | I/O ports (except PORTA)                   |                                                                                                                                    |      | ±1.0            | μA   | Vss $\leq$ VPIN $\leq$ VDD, pin at hi-impedance                |  |
| D060               |       | PORTA                                      | —                                                                                                                                  | —    | ±0.5            | μA   | Vss $\leq$ VPIN $\leq$ VDD, pin at hi-impedance                |  |
| D061               |       | RA4/T0CKI                                  | —                                                                                                                                  | —    | ±1.0            | μA   | $Vss \leq VPIN \leq VDD$                                       |  |
| D063               |       | OSC1, MCLR                                 | _                                                                                                                                  | —    | ±5.0            | μA   | Vss $\leq$ VPIN $\leq$ VDD, XT, HS and LP osc configuration    |  |
|                    | Vol   | Output Low Voltage                         |                                                                                                                                    |      |                 |      |                                                                |  |
| D080               |       | I/O ports                                  | _                                                                                                                                  | —    | 0.6             | V    | IOL = 8.5 mA, VDD = 4.5V, -40° to +85°C                        |  |
|                    |       |                                            | _                                                                                                                                  | —    | 0.6             | V    | IOL = 7.0 mA, VDD = 4.5V, +125°C                               |  |
| D083               |       | OSC2/CLKOUT (RC only)                      | _                                                                                                                                  | —    | 0.6             | V    | IOL = 1.6 mA, VDD = 4.5V, -40° to +85°C                        |  |
|                    |       |                                            |                                                                                                                                    |      | 0.6             | V    | IOL = 1.2 mA, VDD = 4.5V, +125°C                               |  |
|                    | Vон   | Output High Voltage <sup>(3)</sup>         |                                                                                                                                    |      |                 |      |                                                                |  |
| D090               |       | I/O ports (except RA4)                     | VDD-0.7                                                                                                                            | —    | —               | V    | IOH = -3.0 mA, VDD = 4.5V, -40° to +85°C                       |  |
|                    |       |                                            | VDD-0.7                                                                                                                            | —    | —               | V    | ІОН = -2.5 mA, VDD = 4.5V, +125°C                              |  |
| D092               |       | OSC2/CLKOUT (RC only)                      | VDD-0.7                                                                                                                            | —    | —               | V    | ІОН = -1.3 mA, VDD = 4.5V, -40° to +85°С                       |  |
|                    |       |                                            | VDD-0.7                                                                                                                            | _    | —               | V    | Іон = -1.0 mA, Vdd = 4.5V, +125°С                              |  |
| *D150              | Vod   | Open Drain High Voltage                    |                                                                                                                                    |      | 8.5             | V    | RA4 pin                                                        |  |
|                    |       | Capacitive Loading Specs on<br>Output Pins |                                                                                                                                    |      |                 |      |                                                                |  |
| D100               | Cosc2 | OSC2 pin                                   |                                                                                                                                    |      | 15              | pF   | In XT, HS and LP modes when external clock used to drive OSC1. |  |
| D101               | Cio   | All I/O pins/OSC2 (in RC mode)             |                                                                                                                                    |      | 50              | pF   |                                                                |  |
|                    |       | parameters are characterized but not       | <u> </u>                                                                                                                           | L    |                 | ۳.   | 1                                                              |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C, unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in SLEEP mode without losing RAM data.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors such as I/O pin loading and switching rate, oscillator type, internal code execution pattern, and temperature also have an impact on the current consumption.

The test conditions for all IDD measurements in Active Operation mode are:

OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD, MCLR = VDD; WDT enabled/disabled as specified.
 The power-down current in SLEEP mode does not depend on the oscillator type. Power-down current is measured with the part in SLEEP mode, with all I/O pins in bi-impedance state and tied to VDD or VSS.

mode, with all I/O pins in hi-impedance state and tied to VDD or VSs.
For RC osc configuration, current through REXT is not included. The current through the resistor can be estimated by the formula Ir = VDD/ 2REXT (mA) with REXT in kΩ.

5: The  $\Delta$  current is the additional current consumed when this peripheral is enabled. This current should be added to the base IDD or IPD measurement.

6: Commercial temperature range only.

7: See Section 12.1 and Section 12.3 for 16C62X and 16CR62X devices for operation between 20 MHz and 40 MHz for valid modified characteristics.

# **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| To:                                                                          | Technical Publications Manag        | er Total Pages Sent                                       |  |  |
|------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------|--|--|
| RE:                                                                          | Reader Response                     |                                                           |  |  |
| From                                                                         | n: Name                             |                                                           |  |  |
|                                                                              | Company                             |                                                           |  |  |
|                                                                              | Address                             |                                                           |  |  |
|                                                                              |                                     |                                                           |  |  |
|                                                                              | Telephone: ()                       | FAX: ()                                                   |  |  |
| Appl                                                                         | ication (optional):                 |                                                           |  |  |
| Wou                                                                          | ld you like a reply?YN              |                                                           |  |  |
| Devi                                                                         | ce: PIC16C62X                       | _iterature Number: DS30235J                               |  |  |
| Que                                                                          | stions:                             |                                                           |  |  |
| 1. \                                                                         | What are the best features of this  | document?                                                 |  |  |
| -                                                                            |                                     |                                                           |  |  |
| <u>-</u>                                                                     |                                     |                                                           |  |  |
| 2. How does this document meet your hardware and software development needs? |                                     |                                                           |  |  |
| -                                                                            |                                     |                                                           |  |  |
| -<br>3. [                                                                    | Do you find the organization of thi | s document easy to follow? If not, why?                   |  |  |
| _                                                                            |                                     |                                                           |  |  |
| _                                                                            |                                     |                                                           |  |  |
| 4. \                                                                         | What additions to the document d    | o you think would enhance the structure and subject?      |  |  |
| -                                                                            |                                     |                                                           |  |  |
| -                                                                            |                                     |                                                           |  |  |
| 5. \                                                                         | What deletions from the documen     | t could be made without affecting the overall usefulness? |  |  |
| -                                                                            |                                     |                                                           |  |  |
| -<br>6 I                                                                     | s there any incorrect or misleadir  | a information (what and where)?                           |  |  |
| 0. 1                                                                         |                                     |                                                           |  |  |
| -                                                                            |                                     |                                                           |  |  |
| 7. H                                                                         | How would you improve this docu     | ment?                                                     |  |  |
| _                                                                            |                                     |                                                           |  |  |
| -                                                                            |                                     |                                                           |  |  |
|                                                                              |                                     |                                                           |  |  |