



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                                   |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 32MHz                                                                 |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART           |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                            |
| Number of I/O              | 17                                                                    |
| Program Memory Size        | 4KB (4K x 8)                                                          |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | ·                                                                     |
| RAM Size                   | 1K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.85V ~ 3.8V                                                          |
| Data Converters            | ·                                                                     |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 24-VQFN Exposed Pad                                                   |
| Supplier Device Package    | 24-QFN (5x5)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32tg108f4-qfn24t |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **2 System Summary**

## 2.1 System Introduction

The EFM32 MCUs are the world's most energy friendly microcontrollers. With a unique combination of the powerful 32-bit ARM Cortex-M3, innovative low energy techniques, short wake-up time from energy saving modes, and a wide selection of peripherals, the EFM32TG microcontroller is well suited for any battery operated application as well as other systems requiring high performance and low-energy consumption. This section gives a short introduction to each of the modules in general terms and also shows a summary of the configuration for the EFM32TG108 devices. For a complete feature set and indepth information on the modules, the reader is referred to the *EFM32TG Reference Manual*.

A block diagram of the EFM32TG108 is shown in Figure 2.1 (p. 3).



#### Figure 2.1. Block Diagram

### 2.1.1 ARM Cortex-M3 Core

The ARM Cortex-M3 includes a 32-bit RISC processor which can achieve as much as 1.25 Dhrystone MIPS/MHz. A Wake-up Interrupt Controller handling interrupts triggered while the CPU is asleep is included as well. The EFM32 implementation of the Cortex-M3 is described in detail in *EFM32 Cortex-M3 Reference Manual*.

### 2.1.2 Debug Interface (DBG)

This device includes hardware debug support through a 2-pin serial-wire debug interface . In addition there is also a 1-wire Serial Wire Viewer pin which can be used to output profiling information, data trace and software-generated messages.

### 2.1.3 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the EFM32TG microcontroller. The flash memory is readable and writable from both the Cortex-M3 and DMA. The flash memory is

divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1.

### 2.1.4 Direct Memory Access Controller (DMA)

The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230  $\mu$ DMA controller licensed from ARM.

### 2.1.5 Reset Management Unit (RMU)

The RMU is responsible for handling the reset functionality of the EFM32TG.

### 2.1.6 Energy Management Unit (EMU)

The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32TG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks.

### 2.1.7 Clock Management Unit (CMU)

The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32TG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive.

### 2.1.8 Watchdog (WDOG)

The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure.

### 2.1.9 Peripheral Reflex System (PRS)

The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS.

### 2.1.10 Inter-Integrated Circuit Interface (I2C)

The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C-bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the I<sup>2</sup>C module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes.

### 2.1.19 Voltage Comparator (VCMP)

The Voltage Supply Comparator is used to monitor the supply voltage from software. An interrupt can be generated when the supply falls below or rises above a programmable threshold. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator.

### 2.1.20 Low Energy Sensor Interface (LESENSE)

The Low Energy Sensor Interface (LESENSE), is a highly configurable sensor interface with support for up to 4 individually configurable sensors. By controlling the analog comparators, LESENSE is capable of supporting a wide range of sensors and measurement schemes, and can for instance measure resistive and capacitive sensors. LESENSE also includes a programmable FSM which enables simple processing of measurement results without CPU intervention. LESENSE is available in energy mode EM2, in addition to EM0 and EM1, making it ideal for sensor monitoring in applications with a strict energy budget.

### 2.1.21 General Purpose Input/Output (GPIO)

In the EFM32TG108, there are 17 General Purpose Input/Output (GPIO) pins, which are divided into ports with up to 16 pins each. These pins can individually be configured as either an output or input. More advanced configurations like open-drain, filtering and drive strength can also be configured individually for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM outputs or USART communication, which can be routed to several locations on the device. The GPIO supports up to 11 asynchronous external pin interrupts, which enables interrupts from any pin on the device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other peripherals.

## **2.2 Configuration Summary**

The features of the EFM32TG108 is a subset of the feature set described in the EFM32TG Reference Manual. Table 2.1 (p. 6) describes device specific implementation of the features.

| Module    | Configuration               | Pin Connections                  |
|-----------|-----------------------------|----------------------------------|
| Cortex-M3 | Full configuration          | NA                               |
| DBG       | Full configuration          | DBG_SWCLK, DBG_SWDIO,<br>DBG_SWO |
| MSC       | Full configuration          | NA                               |
| DMA       | Full configuration          | NA                               |
| RMU       | Full configuration          | NA                               |
| EMU       | Full configuration          | NA                               |
| СМU       | Full configuration          | CMU_OUT0, CMU_OUT1               |
| WDOG      | Full configuration          | NA                               |
| PRS       | Full configuration          | NA                               |
| I2C0      | Full configuration          | I2C0_SDA, I2C0_SCL               |
| USART1    | Full configuration with I2S | US1_TX, US1_RX, US1_CLK, US1_CS  |
| LEUART0   | Full configuration          | LEU0_TX, LEU0_RX                 |
| TIMER0    | Full configuration          | TIM0_CC[2:0]                     |
| TIMER1    | Full configuration          | TIM1_CC[2:0]                     |
| RTC       | Full configuration          | NA                               |

| Table 2.1. | Configuration | Summary |
|------------|---------------|---------|
|------------|---------------|---------|



| Module   | Configuration                             | Pin Connections                                  |
|----------|-------------------------------------------|--------------------------------------------------|
| LETIMER0 | Full configuration                        | LET0_O[1:0]                                      |
| PCNT0    | Full configuration, 16-bit count register | PCNT0_S[1:0]                                     |
| ACMP0    | Full configuration                        | ACMP0_CH[1:0], ACMP0_O                           |
| ACMP1    | Full configuration                        | ACMP1_CH[1:0], ACMP1_O                           |
| VCMP     | Full configuration                        | NA                                               |
| GPIO     | 17 pins                                   | Available pins are shown in<br>Table 4.3 (p. 33) |

## 2.3 Memory Map

The *EFM32TG108* memory map is shown in Figure 2.2 (p. 7), with RAM and Flash sizes for the largest memory configuration.

#### Figure 2.2. EFM32TG108 Memory Map with largest RAM and Flash sizes



# **3 Electrical Characteristics**

## **3.1 Test Conditions**

### **3.1.1 Typical Values**

The typical data are based on  $T_{AMB}=25^{\circ}C$  and  $V_{DD}=3.0$  V, as defined in Table 3.2 (p. 8), by simulation and/or technology characterisation unless otherwise specified.

### **3.1.2 Minimum and Maximum Values**

The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in Table 3.2 (p. 8), by simulation and/or technology characterisation unless otherwise specified.

### **3.2 Absolute Maximum Ratings**

The absolute maximum ratings are stress ratings, and functional operation under such conditions are not guaranteed. Stress beyond the limits specified in Table 3.1 (p. 8) may affect the device reliability or cause permanent damage to the device. Functional operating conditions are given in Table 3.2 (p. 8).

| Symbol             | Parameter                         | Condition                              | Min  | Тур | Max                  | Unit |
|--------------------|-----------------------------------|----------------------------------------|------|-----|----------------------|------|
| T <sub>STG</sub>   | Storage tempera-<br>ture range    |                                        | -40  |     | 150 <sup>1</sup>     | °C   |
| T <sub>S</sub>     | Maximum soldering temperature     | Latest IPC/JEDEC J-STD-020<br>Standard |      |     | 260                  | °C   |
| V <sub>DDMAX</sub> | External main sup-<br>ply voltage |                                        | 0    |     | 3.8                  | V    |
| VIOPIN             | Voltage on any I/O<br>pin         |                                        | -0.3 |     | V <sub>DD</sub> +0.3 | V    |

#### Table 3.1. Absolute Maximum Ratings

<sup>1</sup>Based on programmed devices tested for 10000 hours at 150°C. Storage temperature affects retention of preprogrammed calibration values stored in flash. Please refer to the Flash section in the Electrical Characteristics for information on flash data retention for different temperatures.

## **3.3 General Operating Conditions**

## 3.3.1 General Operating Conditions

#### Table 3.2. General Operating Conditions

| Symbol            | Parameter                    | Min  | Тур | Мах | Unit |
|-------------------|------------------------------|------|-----|-----|------|
| T <sub>AMB</sub>  | Ambient temperature range    | -40  |     | 85  | °C   |
| V <sub>DDOP</sub> | Operating supply voltage     | 1.98 |     | 3.8 | V    |
| f <sub>APB</sub>  | Internal APB clock frequency |      |     | 32  | MHz  |
| f <sub>AHB</sub>  | Internal AHB clock frequency |      |     | 32  | MHz  |

Figure 3.1. EM2 current consumption. RTC prescaled to 1kHz, 32.768 kHz LFRCO.





Figure 3.2. EM3 current consumption.



Figure 3.3. EM4 current consumption.







## **3.5 Transition between Energy Modes**

The transition times are measured from the trigger to the first clock edge in the CPU.

Table 3.4. Energy Modes Transitions

| Symbol            | Parameter                       | Min | Тур | Max | Unit                          |
|-------------------|---------------------------------|-----|-----|-----|-------------------------------|
| t <sub>EM10</sub> | Transition time from EM1 to EM0 |     | 0   |     | HF-<br>CORE-<br>CLK<br>cycles |
| t <sub>EM20</sub> | Transition time from EM2 to EM0 |     | 2   |     | μs                            |
| t <sub>EM30</sub> | Transition time from EM3 to EM0 |     | 2   |     | μs                            |
| t <sub>EM40</sub> | Transition time from EM4 to EM0 |     | 163 |     | μs                            |

## **3.6 Power Management**

The EFM32TG requires the AVDD\_x, VDD\_DREG and IOVDD\_x pins to be connected together (with optional filter) at the PCB level. For practical schematic recommendations, please see the application note, "AN0002 EFM32 Hardware Design Considerations".

#### Table 3.5. Power Management

| Symbol                   | Parameter                                                                   | Condition                                                              | Min  | Тур  | Max  | Unit |
|--------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------|------|------|------|------|
| V <sub>BODextthr</sub> - | BOD threshold on falling external supply voltage                            |                                                                        | 1.74 |      | 1.96 | V    |
| V <sub>BODextthr+</sub>  | BOD threshold on<br>rising external sup-<br>ply voltage                     |                                                                        |      | 1.85 | 1.98 | V    |
| V <sub>PORthr+</sub>     | Power-on Reset<br>(POR) threshold on<br>rising external sup-<br>ply voltage |                                                                        |      |      | 1.98 | V    |
| t <sub>RESET</sub>       | Delay from reset<br>is released until<br>program execution<br>starts        | Applies to Power-on Reset,<br>Brown-out Reset and pin reset.           |      | 163  |      | μs   |
| C <sub>DECOUPLE</sub>    | Voltage regulator<br>decoupling capaci-<br>tor.                             | X5R capacitor recommended.<br>Apply between DECOUPLE pin<br>and GROUND |      | 1    |      | μF   |

## 3.7 Flash

#### Table 3.6. Flash

| Symbol               | Parameter                                           | Condition               | Min   | Тур  | Max            | Unit   |
|----------------------|-----------------------------------------------------|-------------------------|-------|------|----------------|--------|
| EC <sub>FLASH</sub>  | Flash erase cycles before failure                   |                         | 20000 |      |                | cycles |
|                      |                                                     | T <sub>AMB</sub> <150°C | 10000 |      |                | h      |
| RET <sub>FLASH</sub> | Flash data retention                                | T <sub>AMB</sub> <85°C  | 10    |      |                | years  |
|                      |                                                     | T <sub>AMB</sub> <70°C  | 20    |      |                | years  |
| t <sub>W_PROG</sub>  | Word (32-bit) pro-<br>gramming time                 |                         | 20    |      |                | μs     |
| t <sub>P_ERASE</sub> | Page erase time                                     |                         | 20    | 20.4 | 20.8           | ms     |
| t <sub>D_ERASE</sub> | Device erase time                                   |                         | 40    | 40.8 | 41.6           | ms     |
| I <sub>ERASE</sub>   | Erase current                                       |                         |       |      | 7 <sup>1</sup> | mA     |
| I <sub>WRITE</sub>   | Write current                                       |                         |       |      | 7 <sup>1</sup> | mA     |
| V <sub>FLASH</sub>   | Supply voltage dur-<br>ing flash erase and<br>write |                         | 1.98  |      | 3.8            | V      |

<sup>1</sup>Measured at 25°C

# 3.8 General Purpose Input Output

#### Table 3.7. GPIO

| Symbol            | Parameter                                                                                  | Condition                                                                       | Min                 | Тур                 | Max                 | Unit |
|-------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------|---------------------|---------------------|------|
| V <sub>IOIL</sub> | Input low voltage                                                                          |                                                                                 |                     |                     | 0.30V <sub>DD</sub> | V    |
| V <sub>IOIH</sub> | Input high voltage                                                                         |                                                                                 | 0.70V <sub>DD</sub> |                     |                     | V    |
|                   |                                                                                            | Sourcing 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST |                     | 0.80V <sub>DD</sub> |                     | V    |
|                   | Output high volt-<br>age (Production test<br>condition = 3.0V,<br>DRIVEMODE =<br>STANDARD) | Sourcing 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST  |                     | 0.90V <sub>DD</sub> |                     | V    |
|                   |                                                                                            | Sourcing 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW      |                     | 0.85V <sub>DD</sub> |                     | V    |
| V <sub>IOOH</sub> |                                                                                            | Sourcing 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW       |                     | 0.90V <sub>DD</sub> |                     | V    |
|                   |                                                                                            | Sourcing 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | 0.75V <sub>DD</sub> |                     |                     | V    |
|                   |                                                                                            | Sourcing 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD  | 0.85V <sub>DD</sub> |                     |                     | V    |
|                   |                                                                                            | Sourcing 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH    | 0.60V <sub>DD</sub> |                     |                     | V    |



| Symbol                | Parameter                                                                         | Condition                                                                      | Min                  | Тур                 | Max                 | Unit |
|-----------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------|---------------------|---------------------|------|
|                       |                                                                                   | Sourcing 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH    | 0.80V <sub>DD</sub>  |                     |                     | V    |
|                       |                                                                                   | Sinking 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST |                      | 0.20V <sub>DD</sub> |                     | V    |
|                       |                                                                                   | Sinking 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST  |                      | 0.10V <sub>DD</sub> |                     | V    |
|                       |                                                                                   | Sinking 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW      |                      | 0.10V <sub>DD</sub> |                     | V    |
| N                     | Output low voltage<br>(Production test                                            | Sinking 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW       |                      | 0.05V <sub>DD</sub> |                     | V    |
| VIOOL                 | DRIVEMODE =<br>STANDARD)                                                          | Sinking 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD |                      |                     | 0.30V <sub>DD</sub> | V    |
|                       |                                                                                   | Sinking 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD  |                      |                     | 0.20V <sub>DD</sub> | V    |
|                       |                                                                                   | Sinking 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH    |                      |                     | 0.35V <sub>DD</sub> | V    |
|                       |                                                                                   | Sinking 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH     |                      |                     | 0.20V <sub>DD</sub> | V    |
| I <sub>IOLEAK</sub>   | Input leakage cur-<br>rent                                                        | High Impedance IO connected to GROUND or $V_{DD}$                              |                      | ±0.1                | ±100                | nA   |
| R <sub>PU</sub>       | I/O pin pull-up resis-<br>tor                                                     |                                                                                |                      | 40                  |                     | kOhm |
| R <sub>PD</sub>       | I/O pin pull-down re-<br>sistor                                                   |                                                                                |                      | 40                  |                     | kOhm |
| R <sub>IOESD</sub>    | Internal ESD series resistor                                                      |                                                                                |                      | 200                 |                     | Ohm  |
| t <sub>IOGLITCH</sub> | Pulse width of puls-<br>es to be removed<br>by the glitch sup-<br>pression filter |                                                                                | 10                   |                     | 50                  | ns   |
| t                     | Output fall time                                                                  | GPIO_Px_CTRL DRIVEMODE<br>= LOWEST and load capaci-<br>tance $C_L$ =12.5-25pF. | 20+0.1C <sub>L</sub> |                     | 250                 | ns   |
|                       | Output fall time                                                                  | GPIO_Px_CTRL DRIVEMODE<br>= LOW and load capacitance<br>CL=350-600pF           | 20+0.1C <sub>L</sub> |                     | 250                 | ns   |
| V <sub>IOHYST</sub>   | I/O pin hysteresis<br>(V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> )                | V <sub>DD</sub> = 1.98 - 3.8 V                                                 | 0.1V <sub>DD</sub>   |                     |                     | V    |



#### Figure 3.5. Typical High-Level Output Current, 2V Supply Voltage



GPIO\_Px\_CTRL DRIVEMODE = STANDARD



## 3.10 Analog Comparator (ACMP)

#### Table 3.14. ACMP

| Symbol                 | Parameter                                                   | Condition                                                                  | Min | Тур  | Max             | Unit |
|------------------------|-------------------------------------------------------------|----------------------------------------------------------------------------|-----|------|-----------------|------|
| V <sub>ACMPIN</sub>    | Input voltage range                                         |                                                                            | 0   |      | V <sub>DD</sub> | V    |
| V <sub>ACMPCM</sub>    | ACMP Common<br>Mode voltage range                           |                                                                            | 0   |      | V <sub>DD</sub> | V    |
|                        |                                                             | BIASPROG=0b0000, FULL-<br>BIAS=0 and HALFBIAS=1 in<br>ACMPn_CTRL register  |     | 0.1  | 0.6             | μA   |
| I <sub>ACMP</sub>      | Active current                                              | BIASPROG=0b1111, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register  |     | 2.87 | 12              | μA   |
|                        |                                                             | BIASPROG=0b1111, FULL-<br>BIAS=1 and HALFBIAS=0 in<br>ACMPn_CTRL register  |     | 195  | 520             | μA   |
| IACMPREF               | Current consump-<br>tion of internal volt-<br>age reference | Internal voltage reference off.<br>Using external voltage refer-<br>ence   |     | 0.0  | 0.5             | μA   |
|                        |                                                             | Internal voltage reference                                                 |     | 2.15 | 3.00            | μA   |
| VACMPOFFSET            | Offset voltage                                              | BIASPROG= 0b1010, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | -12 | 0    | 12              | mV   |
| V <sub>ACMPHYST</sub>  | ACMP hysteresis                                             | Programmable                                                               |     | 17   |                 | mV   |
|                        |                                                             | CSRESSEL=0b00 in<br>ACMPn_INPUTSEL                                         |     | 39   |                 | kOhm |
| P                      | Capacitive Sense                                            | CSRESSEL=0b01 in<br>ACMPn_INPUTSEL                                         |     | 71   |                 | kOhm |
| CSRES                  | Internal Resistance                                         | CSRESSEL=0b10 in<br>ACMPn_INPUTSEL                                         |     | 104  |                 | kOhm |
|                        |                                                             | CSRESSEL=0b11 in<br>ACMPn_INPUTSEL                                         |     | 136  |                 | kOhm |
| t <sub>ACMPSTART</sub> | Startup time                                                |                                                                            |     |      | 10              | μs   |

The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given in Equation 3.1 (p. 25).  $I_{ACMPREF}$  is zero if an external voltage reference is used.

#### Total ACMP Active Current

 $I_{ACMPTOTAL} = I_{ACMP} + I_{ACMPREF}$ 

(3.1)

#### Table 3.17. I2C Fast-mode (Fm)

| Symbol              | Parameter                                        | Min | Тур | Max                | Unit |
|---------------------|--------------------------------------------------|-----|-----|--------------------|------|
| f <sub>SCL</sub>    | SCL clock frequency                              | 0   |     | 400 <sup>1</sup>   | kHz  |
| t <sub>LOW</sub>    | SCL clock low time                               | 1.3 |     |                    | μs   |
| t <sub>HIGH</sub>   | SCL clock high time                              | 0.6 |     |                    | μs   |
| t <sub>SU,DAT</sub> | SDA set-up time                                  | 100 |     |                    | ns   |
| t <sub>HD,DAT</sub> | SDA hold time                                    | 8   |     | 900 <sup>2,3</sup> | ns   |
| t <sub>SU,STA</sub> | Repeated START condition set-up time             | 0.6 |     |                    | μs   |
| t <sub>HD,STA</sub> | (Repeated) START condition hold time             | 0.6 |     |                    | μs   |
| t <sub>SU,STO</sub> | STOP condition set-up time                       | 0.6 |     |                    | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition | 1.3 |     |                    | μs   |

<sup>1</sup>For the minimum HFPERCLK frequency required in Fast-mode, see the I2C chapter in the EFM32TG Reference Manual. <sup>2</sup>The maximum SDA hold time ( $t_{HD,DAT}$ ) needs to be met only when the device does not stretch the low time of SCL ( $t_{LOW}$ ). <sup>3</sup>When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((900\*10<sup>-9</sup> [s] \* f<sub>HFPERCLK</sub> [Hz]) - 4).

#### Table 3.18. I2C Fast-mode Plus (Fm+)

| Symbol              | Parameter                                        | Min  | Тур | Max               | Unit |
|---------------------|--------------------------------------------------|------|-----|-------------------|------|
| f <sub>SCL</sub>    | SCL clock frequency                              | 0    |     | 1000 <sup>1</sup> | kHz  |
| t <sub>LOW</sub>    | SCL clock low time                               | 0.5  |     |                   | μs   |
| t <sub>HIGH</sub>   | SCL clock high time                              | 0.26 |     |                   | μs   |
| t <sub>SU,DAT</sub> | SDA set-up time                                  | 50   |     |                   | ns   |
| t <sub>HD,DAT</sub> | SDA hold time                                    | 8    |     |                   | ns   |
| t <sub>SU,STA</sub> | Repeated START condition set-up time             | 0.26 |     |                   | μs   |
| t <sub>HD,STA</sub> | (Repeated) START condition hold time             | 0.26 |     |                   | μs   |
| t <sub>SU,STO</sub> | STOP condition set-up time                       | 0.26 |     |                   | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition | 0.5  |     |                   | μs   |

<sup>1</sup>For the minimum HFPERCLK frequency required in Fast-mode Plus, see the I2C chapter in the EFM32TG Reference Manual.

## **3.13 Digital Peripherals**

#### Table 3.19. Digital Peripherals

| Symbol               | Parameter       | Condition                               | Min | Тур  | Max | Unit       |
|----------------------|-----------------|-----------------------------------------|-----|------|-----|------------|
| I <sub>USART</sub>   | USART current   | USART idle current, clock en-<br>abled  |     | 7.5  |     | µA/<br>MHz |
| I <sub>LEUART</sub>  | LEUART current  | LEUART idle current, clock en-<br>abled |     | 150  |     | nA         |
| I <sub>I2C</sub>     | I2C current     | I2C idle current, clock enabled         |     | 6.25 |     | μΑ/<br>MHz |
| I <sub>TIMER</sub>   | TIMER current   | TIMER_0 idle current, clock enabled     |     | 8.75 |     | μΑ/<br>MHz |
| I <sub>LETIMER</sub> | LETIMER current | LETIMER idle current, clock enabled     |     | 75   |     | nA         |
| I <sub>PCNT</sub>    | PCNT current    | PCNT idle current, clock en-<br>abled   |     | 60   |     | nA         |



#### ...the world's most energy friendly microcontrollers

| Symbol            | Parameter    | Condition                             | Min | Тур  | Мах | Unit       |
|-------------------|--------------|---------------------------------------|-----|------|-----|------------|
| I <sub>RTC</sub>  | RTC current  | RTC idle current, clock enabled       |     | 40   |     | nA         |
| I <sub>GPIO</sub> | GPIO current | GPIO idle current, clock en-<br>abled |     | 5.31 |     | μΑ/<br>MHz |
| I <sub>PRS</sub>  | PRS current  | PRS idle current                      |     | 2.81 |     | μΑ/<br>MHz |
| I <sub>DMA</sub>  | DMA current  | Clock enable                          |     | 8.12 |     | μΑ/<br>MHz |



Some functionality, such as analog interfaces, do not have alternate settings or a LOCA-TION bitfield. In these cases, the pinout is shown in the column corresponding to LOCA-TION 0.

#### Table 4.2. Alternate functionality overview

| Alternate     | LOCATION |      |      |     | N   |     |      |                                                                                                    |
|---------------|----------|------|------|-----|-----|-----|------|----------------------------------------------------------------------------------------------------|
| Functionality | 0        | 1    | 2    | 3   | 4   | 5   | 6    | Description                                                                                        |
| ACMP0_CH0     | PC0      |      |      |     |     |     |      | Analog comparator ACMP0, channel 0.                                                                |
| ACMP0_CH1     | PC1      |      |      |     |     |     |      | Analog comparator ACMP0, channel 1.                                                                |
| ACMP0_O       | PE13     |      | PD6  |     |     |     |      | Analog comparator ACMP0, digital output.                                                           |
| ACMP1_CH6     | PC14     |      |      |     |     |     |      | Analog comparator ACMP1, channel 6.                                                                |
| ACMP1_CH7     | PC15     |      |      |     |     |     |      | Analog comparator ACMP1, channel 7.                                                                |
| ACMP1_O       | PF2      |      | PD7  |     |     |     |      | Analog comparator ACMP1, digital output.                                                           |
| BOOT_RX       | PF1      |      |      |     |     |     |      | Bootloader RX.                                                                                     |
| BOOT_TX       | PF0      |      |      |     |     |     |      | Bootloader TX.                                                                                     |
| CMU_CLK0      |          |      | PD7  |     |     |     |      | Clock Management Unit, clock output number 0.                                                      |
| CMU_CLK1      |          |      | PE12 |     |     |     |      | Clock Management Unit, clock output number 1.                                                      |
|               |          |      |      |     |     |     |      | Debug-interface Serial Wire clock input.                                                           |
| DBG_SWCLK     | PF0      | PF0  |      |     |     |     |      | Note that this function is enabled to pin out of reset, and has a built-in pull down.              |
|               |          |      |      |     |     |     |      | Debug-interface Serial Wire data input / output.                                                   |
| DBG_SWDIO     | PF1      | PF1  |      |     |     |     |      | Note that this function is enabled to pin out of reset, and has a built-in pull up.                |
|               |          |      |      |     |     |     |      | Debug-interface Serial Wire viewer Output.                                                         |
| DBG_SWO       | PF2      | PC15 |      |     |     |     |      | Note that this function is not enabled after reset, and must be<br>enabled by software to be used. |
| GPIO_EM4WU0   | PA0      |      |      |     |     |     |      | Pin can be used to wake the system up from EM4                                                     |
| GPIO_EM4WU3   | PF1      |      |      |     |     |     |      | Pin can be used to wake the system up from EM4                                                     |
| GPIO_EM4WU4   | PF2      |      |      |     |     |     |      | Pin can be used to wake the system up from EM4                                                     |
| GPIO_EM4WU5   | PE13     |      |      |     |     |     |      | Pin can be used to wake the system up from EM4                                                     |
| HFXTAL_N      | PB14     |      |      |     |     |     |      | High Frequency Crystal negative pin. Also used as external optional clock input pin.               |
| HFXTAL_P      | PB13     |      |      |     |     |     |      | High Frequency Crystal positive pin.                                                               |
| I2C0_SCL      |          | PD7  |      |     | PC1 | PF1 | PE13 | I2C0 Serial Clock Line input / output.                                                             |
| I2C0_SDA      | PA0      | PD6  |      |     | PC0 | PF0 | PE12 | I2C0 Serial Data input / output.                                                                   |
| LES_ALTEX0    | PD6      |      |      |     |     |     |      | LESENSE alternate exite output 0.                                                                  |
| LES_ALTEX1    | PD7      |      |      |     |     |     |      | LESENSE alternate exite output 1.                                                                  |
| LES_ALTEX6    | PE12     |      |      |     |     |     |      | LESENSE alternate exite output 6.                                                                  |
| LES_ALTEX7    | PE13     |      |      |     |     |     |      | LESENSE alternate exite output 7.                                                                  |
| LES_CH0       | PC0      |      |      |     |     |     |      | LESENSE channel 0.                                                                                 |
| LES_CH1       | PC1      |      |      |     |     |     |      | LESENSE channel 1.                                                                                 |
| LES_CH14      | PC14     |      |      |     |     |     |      | LESENSE channel 14.                                                                                |
| LES_CH15      | PC15     |      |      |     |     |     |      | LESENSE channel 15.                                                                                |
| LETIM0_OUT0   | PD6      | PB11 | PF0  |     |     |     |      | Low Energy Timer LETIM0, output channel 0.                                                         |
| LETIM0_OUT1   | PD7      |      | PF1  |     |     |     |      | Low Energy Timer LETIM0, output channel 1.                                                         |
| LEU0_RX       |          | PB14 |      | PF1 | PA0 |     |      | LEUART0 Receive input.                                                                             |

# **5 PCB Layout and Soldering**

## 5.1 Recommended PCB Layout

#### Figure 5.1. QFN24 PCB Land Pattern



Table 5.1. QFN24 PCB Land Pattern Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) | Symbol | Pin number | Symbol | Pin number |
|--------|-----------|--------|------------|--------|------------|
| а      | 0.80      | P1     | 1          | P8     | 24         |
| b      | 0.30      | P2     | 6          | P9     | 25         |
| с      | 0.65      | P3     | 7          | -      | -          |
| d      | 5.00      | P4     | 12         | -      | -          |
| e      | 5.00      | P5     | 13         | -      | -          |
| f      | 3.60      | P6     | 18         | -      | -          |
| g      | 3.60      | P7     | 19         | -      | -          |



#### Figure 5.3. QFN24 PCB Stencil Design



Table 5.3. QFN24 PCB Stencil Design Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) | Symbol | Dim. (mm) |
|--------|-----------|--------|-----------|
| а      | 0.60      | е      | 5.00      |
| b      | 0.25      | х      | 1.00      |
| С      | 0.65      | У      | 1.00      |
| d      | 5.00      | Z      | 0.50      |

- 1. The drawings are not to scale.
- 2. All dimensions are in millimeters.
- 3. All drawings are subject to change without notice.
- 4. The PCB Land Pattern drawing is in compliance with IPC-7351B.
- 5. Stencil thickness 0.125 mm.
- 6. For detailed pin-positioning, see Figure 4.2 (p. 34).

## **5.2 Soldering Information**

The latest IPC/JEDEC J-STD-020 recommendations for Pb-Free reflow soldering should be followed.

The packages have a Moisture Sensitivity Level rating of 3, please see the latest IPC/JEDEC J-STD-033 standard for MSL description and level 3 bake conditions. Place as many and as small as possible vias underneath each of the solder patches under the ground pad.

## 7.9 Revision 0.92

July 22nd, 2011

Updated current consumption numbers from latest device characterization data.

## 7.10 Revision 0.91

February 4th, 2011

Corrected max DAC sampling rate.

Increased max storage temperature.

Added data for <150°C and <70°C on Flash data retention.

Changed latch-up sensitivity test description.

Added IO leakage current.

Added Flash current consumption.

Updated HFRCO data.

Updated LFRCO data.

## 7.11 Revision 0.90

December 1st, 2010

New peripherals added to pinout, including LESENSE and OpAmps.

## 7.12 Revision 0.50

May 25th, 2010

Block diagram update.

## 7.13 Revision 0.40

March 26th, 2010

Initial preliminary release.

# A Disclaimer and Trademarks

## A.1 Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

## A.2 Trademark Information

Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISO-modem®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.

# **B** Contact Information

Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701

Please visit the Silicon Labs Technical Support web page: http://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request.

# List of Figures

| 2.1. Block Diagram                                                             | . 3 |
|--------------------------------------------------------------------------------|-----|
| 2.2. EFM32TG108 Memory Map with largest RAM and Flash sizes                    | . 7 |
| 3.1. EM2 current consumption. RTC prescaled to 1kHz, 32.768 kHz LFRCO.         | 10  |
| 3.2. EM3 current consumption.                                                  | 10  |
| 3.3. EM4 current consumption.                                                  | 10  |
| 3.4. Typical Low-Level Output Current, 2V Supply Voltage                       | 14  |
| 3.5. Typical High-Level Output Current, 2V Supply Voltage                      | 15  |
| 3.6. Typical Low-Level Output Current, 3V Supply Voltage                       | 16  |
| 3.7. Typical High-Level Output Current, 3V Supply Voltage                      | 17  |
| 3.8. Typical Low-Level Output Current, 3.8V Supply Voltage                     | 18  |
| 3.9. Typical High-Level Output Current, 3.8V Supply Voltage                    | 19  |
| 3.10. Calibrated LFRCO Frequency vs Temperature and Supply Voltage             | 21  |
| 3.11. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature  | 22  |
| 3.12. Calibrated HFRCO 7 MHz Band Frequency vs Supply Voltage and Temperature  | 22  |
| 3.13. Calibrated HFRCO 11 MHz Band Frequency vs Supply Voltage and Temperature | 23  |
| 3.14. Calibrated HFRCO 14 MHz Band Frequency vs Supply Voltage and Temperature | 23  |
| 3.15. Calibrated HFRCO 21 MHz Band Frequency vs Supply Voltage and Temperature | 23  |
| 3.16. Calibrated HFRCO 28 MHz Band Frequency vs Supply Voltage and Temperature | 24  |
| 3.17. ACMP Characteristics, Vdd = 3V, Temp = 25°C, FULLBIAS = 0, HALFBIAS = 1  | 26  |
| 4.1. EFM32TG108 Pinout (top view, not to scale)                                | 30  |
| 4.2. QFN24                                                                     | 34  |
| 5.1. QFN24 PCB Land Pattern                                                    | 35  |
| 5.2. QFN24 PCB Solder Mask                                                     | 36  |
| 5.3. QFN24 PCB Stencil Design                                                  | 37  |
| 6.1. Example Chip Marking (top view)                                           | 38  |