# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                                |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 133MHz                                                                |
| Co-Processors/DSP               | Communications; CPM, Security; SEC                                    |
| RAM Controllers                 | DRAM                                                                  |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10Mbps (1), 10/100Mbps (2)                                            |
| SATA                            | -                                                                     |
| USB                             | USB 2.0 (1)                                                           |
| Voltage - I/O                   | 3.3V                                                                  |
| Operating Temperature           | -40°C ~ 100°C (TA)                                                    |
| Security Features               | Cryptography                                                          |
| Package / Case                  | 256-BBGA                                                              |
| Supplier Device Package         | 256-PBGA (23x23)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc875czt133 |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## 1 Overview

The MPC875/MPC870 is a versatile single-chip integrated microprocessor and peripheral combination that can be used in a variety of controller applications and communications and networking systems. The MPC875/MPC870 provides enhanced ATM functionality over that of other ATM-enabled members of the MPC860 family.

Table 1 shows the functionality supported by the MPC875/MPC870.

| Part   | Cache ( | Kbytes) | Ethernet |        | scc | SMC | USB | Security |  |
|--------|---------|---------|----------|--------|-----|-----|-----|----------|--|
| Tart   | I Cache | D Cache | 10BaseT  | 10/100 | 000 | OMC | 000 | Engine   |  |
| MPC875 | 8       | 8       | 1        | 2      | 1   | 1   | 1   | Yes      |  |
| MPC870 | 8       | 8       | —        | 2      | _   | 1   | 1   | No       |  |

Table 1. MPC875/MPC870 Devices

## 2 Features

The MPC875/MPC870 is comprised of three modules that each use the 32-bit internal bus: a MPC8xx core, a system integration unit (SIU), and a communications processor module (CPM).

The following list summarizes the key MPC875/MPC870 features:

- Embedded MPC8xx core up to 133 MHz
- Maximum frequency operation of the external bus is 80 MHz (in 1:1 mode)
  - The 133-MHz core frequency supports 2:1 mode only
  - The 66-/80-MHz core frequencies support both the 1:1 and 2:1 modes
- Single-issue, 32-bit core (compatible with the Power Architecture definition) with thirty-two 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch and without conditional execution
  - 8-Kbyte data cache and 8-Kbyte instruction cache (see Table 1)
    - Instruction cache is two-way, set-associative with 256 sets in 2 blocks
    - Data cache is two-way, set-associative with 256 sets
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis
  - MMUs with 32-entry TLB, fully associative instruction and data TLBs
  - MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups
  - Advanced on-chip emulation debug mode
- Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)



Features

- ECB, CBC, and counter modes
- 128-, 192-, and 256-bit key lengths
- Message digest execution unit (MDEU)
  - SHA with 160- or 256-bit message digest
  - MD5 with 128-bit message digest
  - HMAC with either algorithm
- Master/slave logic, with DMA
  - 32-bit address/32-bit data
  - Operation at MPC8xx bus frequency
- Crypto-channel supporting multi-command descriptors
  - Integrated controller managing crypto-execution units
  - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
- Interrupts
  - Six external interrupt request (IRQ) lines
  - Twelve port pins with interrupt capability
  - Twenty-three internal interrupt sources
  - Programmable priority between SCCs
  - Programmable highest priority request
- Communications processor module (CPM)
  - RISC controller
  - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT)
  - Supports continuous mode transmission and reception on all serial channels
  - 8-Kbytes of dual-port RAM
  - Several serial DMA (SDMA) channels to support the CPM
  - Three parallel I/O registers with open-drain capability
- On-chip  $16 \times 16$  multiply accumulate controller (MAC)
  - One operation per clock (two-clock latency, one-clock blockage)
  - MAC operates concurrently with other instructions
  - FIR loop—Four clocks per four multiplies
- Four baud-rate generators
  - Independent (can be connected to SCC or SMC)
  - Allows changes during operation
  - Autobaud support option
- SCC (serial communication controller)
  - Ethernet/IEEE 802.3® standard, supporting full 10-Mbps operation
  - HDLC/SDLC



#### Features

- HDLC bus (implements an HDLC-based local area network (LAN))
- Asynchronous HDLC to support point-to-point protocol (PPP)
- AppleTalk
- Universal asynchronous receiver transmitter (UART)
- Synchronous UART
- Serial infrared (IrDA)
- Binary synchronous communication (BISYNC)
- Totally transparent (bit streams)
- Totally transparent (frame based with optional cyclic redundancy check (CRC))
- SMC (serial management channel)
  - UART (low-speed operation)
  - Transparent
- Universal serial bus (USB)—Supports operation as a USB function endpoint, a USB host controller, or both for testing purposes (loopback diagnostics)
  - USB 2.0 full-/low-speed compatible
  - The USB function mode has the following features:
    - Four independent endpoints support control, bulk, interrupt, and isochronous data transfers
    - CRC16 generation and checking
    - CRC5 checking
    - NRZI encoding/decoding with bit stuffing
    - 12- or 1.5-Mbps data rate
    - Flexible data buffers with multiple buffers per frame
    - Automatic retransmission upon transmit error
  - The USB host controller has the following features:
    - Supports control, bulk, interrupt, and isochronous data transfers
    - CRC16 generation and checking
    - NRZI encoding/decoding with bit stuffing
    - Supports both 12- and 1.5-Mbps data rates (automatic generation of preamble token and data rate configuration). Note that low-speed operation requires an external hub.
    - Flexible data buffers with multiple buffers per frame
    - Supports local loopback mode for diagnostics (12 Mbps only)
- Serial peripheral interface (SPI)
  - Supports master and slave modes
  - Supports multiple-master operation on the same bus
- Inter-integrated circuit (I<sup>2</sup>C) port
  - Supports master and slave modes
  - Supports a multiple-master environment





The MPC875 block diagram is shown in Figure 1.

Figure 1. MPC875 Block Diagram





## 3 Maximum Tolerated Ratings

This section provides the maximum tolerated voltage and temperature ranges for the MPC875/MPC870. Table 2 displays the maximum tolerated ratings and Table 3 displays the operating temperatures.

| Rating                      | Symbol                                       | Value                                                                                | Unit |
|-----------------------------|----------------------------------------------|--------------------------------------------------------------------------------------|------|
| Supply voltage <sup>1</sup> | V <sub>DDL</sub> (core voltage)              | -0.3 to 3.4                                                                          | V    |
|                             | V <sub>DDH</sub> (I/O voltage)               | -0.3 to 4                                                                            | V    |
|                             | V <sub>DDSYN</sub>                           | -0.3 to 3.4                                                                          | V    |
|                             | Difference between $V_{DDL}$ and $V_{DDSYN}$ | <100                                                                                 | mV   |
| Input voltage <sup>2</sup>  | V <sub>in</sub>                              | $\ensuremath{GND}\xspace - 0.3$ to $\ensuremath{V}\xspace_{\ensuremath{DDH}\xspace}$ | V    |
| Storage temperature range   | T <sub>stg</sub>                             | –55 to +150                                                                          | °C   |

### Table 2. Maximum Tolerated Ratings

<sup>1</sup> The power supply of the device must start its ramp from 0.0 V.

<sup>2</sup> Functional operating conditions are provided with the DC electrical specifications in Table 6. Absolute maximum ratings are stress ratings only; functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device.

**Caution**: All inputs that tolerate 5 V cannot be more than 2.5 V greater than V<sub>DDH</sub>. This restriction applies to power up and normal operation (that is, if the MPC875/MPC870 is unpowered, a voltage greater than 2.5 V must not be applied to its inputs).

Figure 3 shows the undershoot and overshoot voltages at the interfaces of the MPC875/MPC870.



Figure 3. Undershoot/Overshoot Voltage for  $V_{\text{DDH}}$  and  $V_{\text{DDL}}$ 



| Num  | Characteristic                                                                                                                                               |      | MHz   | 40 MHz |       | 66   | MHz   | 80 MHz |       | Unit |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------|-------|------|-------|--------|-------|------|
| num  | Characteristic                                                                                                                                               | Min  | Max   | Min    | Мах   | Min  | Мах   | Min    | Мах   | Unit |
| B2   | CLKOUT pulse width low (MIN = $0.4 \times B1$ , MAX = $0.6 \times B1$ )                                                                                      | 12.1 | 18.2  | 10.0   | 15.0  | 6.1  | 9.1   | 5.0    | 7.5   | ns   |
| B3   | CLKOUT pulse width high (MIN = $0.4 \times B1$ , MAX = $0.6 \times B1$ )                                                                                     | 12.1 | 18.2  | 10.0   | 15.0  | 6.1  | 9.1   | 5.0    | 7.5   | ns   |
| B4   | CLKOUT rise time                                                                                                                                             |      | 4.00  | —      | 4.00  | _    | 4.00  | _      | 4.00  | ns   |
| B5   | CLKOUT fall time                                                                                                                                             | _    | 4.00  | —      | 4.00  | —    | 4.00  | —      | 4.00  | ns   |
| B7   | CLKOUT to A(0:31), BADDR(28:30), RD/ $\overline{WR}$ , BURST, D(0:31) output hold (MIN = 0.25 × B1)                                                          | 7.60 | —     | 6.30   | —     | 3.80 | —     | 3.13   | —     | ns   |
| B7a  | CLKOUT to TSIZ(0:1), $\overline{\text{REG}}$ , $\overline{\text{RSV}}$ , $\overline{\text{BDIP}}$ , PTR output hold (MIN = 0.25 × B1)                        | 7.60 | —     | 6.30   | —     | 3.80 | —     | 3.13   | —     | ns   |
| B7b  | CLKOUT to $\overline{BR}$ , $\overline{BG}$ , FRZ, VFLS(0:1), VF(0:2)<br>IWP(0:2), LWP(0:1), $\overline{STS}$ output hold<br>(MIN = 0.25 × B1)               | 7.60 | —     | 6.30   | —     | 3.80 | _     | 3.13   | —     | ns   |
| B8   | CLKOUT to A(0:31), BADDR(28:30), RD/ $\overline{WR}$ ,<br>BURST, D(0:31) valid (MAX = 0.25 × B1 + 6.3)                                                       | _    | 13.80 | —      | 12.50 | —    | 10.00 | —      | 9.43  | ns   |
| B8a  | CLKOUT to TSIZ(0:1), $\overline{\text{REG}}$ , $\overline{\text{RSV}}$ , $\overline{\text{BDIP}}$ , PTR valid (MAX = 0.25 × B1 + 6.3)                        | _    | 13.80 | —      | 12.50 | —    | 10.00 | —      | 9.43  | ns   |
| B8b  | CLKOUT to $\overline{BR}$ , $\overline{BG}$ , VFLS(0:1), VF(0:2),<br>IWP(0:2), FRZ, LWP(0:1), $\overline{STS}$ valid <sup>2</sup><br>(MAX = 0.25 × B1 + 6.3) | _    | 13.80 | —      | 12.50 | —    | 10.00 | —      | 9.43  | ns   |
| B9   | CLKOUT to A(0:31), BADDR(28:30), RD/WR,<br>BURST, D(0:31), TSIZ(0:1), REG, RSV, PTR<br>High-Z (MAX = 0.25 × B1 + 6.3)                                        | 7.60 | 13.80 | 6.30   | 12.50 | 3.80 | 10.00 | 3.13   | 9.43  | ns   |
| B11  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ assertion<br>(MAX = 0.25 × B1 + 6.0)                                                                             | 7.60 | 13.60 | 6.30   | 12.30 | 3.80 | 9.80  | 3.13   | 9.13  | ns   |
| B11a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ assertion (when driven by<br>the memory controller or PCMCIA interface)<br>(MAX = $0.00 \times B1 + 9.30^{1}$ )  | 2.50 | 9.30  | 2.50   | 9.30  | 2.50 | 9.80  | 2.5    | 9.3   | ns   |
| B12  | CLKOUT to $\overline{TS}$ , $\overline{BB}$ negation<br>(MAX = 0.25 × B1 + 4.8)                                                                              | 7.60 | 12.30 | 6.30   | 11.00 | 3.80 | 8.50  | 3.13   | 7.92  | ns   |
| B12a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ negation (when driven by<br>the memory controller or PCMCIA interface)<br>(MAX = $0.00 \times B1 + 9.00$ )       | 2.50 | 9.00  | 2.50   | 9.00  | 2.50 | 9.00  | 2.5    | 9.00  | ns   |
| B13  | CLKOUT to $\overline{\text{TS}}$ , $\overline{\text{BB}}$ High-Z (MIN = 0.25 × B1)                                                                           | 7.60 | 21.60 | 6.30   | 20.30 | 3.80 | 14.00 | 3.13   | 12.93 | ns   |
| B13a | CLKOUT to $\overline{TA}$ , $\overline{BI}$ High-Z (when driven by the memory controller or PCMCIA interface)<br>(MIN = 0.00 × B1 + 2.5)                     | 2.50 | 15.00 | 2.50   | 15.00 | 2.50 | 15.00 | 2.5    | 15.00 | ns   |
| B14  | CLKOUT to $\overline{\text{TEA}}$ assertion<br>(MAX = $0.00 \times \text{B1} + 9.00$ )                                                                       | 2.50 | 9.00  | 2.50   | 9.00  | 2.50 | 9.00  | 2.50   | 9.00  | ns   |

## Table 10. Bus Operation Timings (continued)



| NI   | Characteristic                                                                                                                                                                    | 33    | MHz   | 40 MHz |       | 66 MHz |       | 80 MHz |       | 11   |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|-------|--------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                                                                    | Min   | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| B33a | CLKOUT rising edge to $\overline{\text{GPL}}$ valid as<br>requested by control bit GxT3 in the<br>corresponding word in the UPM<br>(MAX = $0.25 \times B1 + 6.80$ )               | 7.60  | 14.30 | 6.30   | 13.00 | 3.80   | 10.50 | 3.13   | 10.00 | ns   |
| B34  | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid, as requested by control bit CST4 in the corresponding word in the UPM (MIN = $0.25 \times B1 - 2.00$ )               | 5.60  | _     | 4.30   | _     | 1.80   | _     | 1.13   | _     | ns   |
| B34a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid, as requested by control bit CST1 in the corresponding word in the UPM (MIN = 0.50 × B1 – 2.00)                       | 13.20 | _     | 10.50  | _     | 5.60   | _     | 4.25   | _     | ns   |
| B34b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid, as requested by CST2 in the corresponding word in UPM (MIN = 0.75 × B1 – 2.00)                                       | 20.70 | _     | 16.70  | _     | 9.40   | _     | 6.80   | _     | ns   |
| B35  | A(0:31), BADDR(28:30) to $\overline{CS}$ valid as<br>requested by control bit BST4 in the<br>corresponding word in the UPM<br>(MIN = $0.25 \times B1 - 2.00$ )                    | 5.60  | _     | 4.30   | _     | 1.80   | _     | 1.13   | _     | ns   |
| B35a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$<br>valid as requested by BST1 in the<br>corresponding word in the UPM<br>(MIN = 0.50 × B1 - 2.00)                    | 13.20 | _     | 10.50  | _     | 5.60   | _     | 4.25   | _     | ns   |
| B35b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$ valid as requested by control bit BST2 in the corresponding word in the UPM (MIN = 0.75 × B1 - 2.00)                 | 20.70 | _     | 16.70  | _     | 9.40   | _     | 7.40   | _     | ns   |
| B36  | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{GPL}}$ valid as requested by control bit GxT4 in the corresponding word in the UPM (MIN = $0.25 \times \text{B1} - 2.00$ ) | 5.60  | _     | 4.30   | _     | 1.80   | _     | 1.13   | _     | ns   |
| B37  | UPWAIT valid to CLKOUT falling edge <sup>9</sup><br>(MIN = $0.00 \times B1 + 6.00$ )                                                                                              | 6.00  | —     | 6.00   | —     | 6.00   | —     | 6.00   | —     | ns   |
| B38  | CLKOUT falling edge to UPWAIT valid <sup>9</sup><br>(MIN = $0.00 \times B1 + 1.00$ )                                                                                              | 1.00  | _     | 1.00   | —     | 1.00   | —     | 1.00   | —     | ns   |
| B39  | $\overline{\text{AS}}$ valid to CLKOUT rising edge <sup>10</sup><br>(MIN = 0.00 × B1 + 7.00)                                                                                      | 7.00  |       | 7.00   |       | 7.00   | _     | 7.00   |       | ns   |
| B40  | A(0:31), TSIZ(0:1), RD/WR, BURST valid to<br>CLKOUT rising edge<br>(MIN = 0.00 × B1 + 7.00)                                                                                       | 7.00  | —     | 7.00   | —     | 7.00   | -     | 7.00   | —     | ns   |
| B41  | $\overline{\text{TS}}$ valid to CLKOUT rising edge (setup time)<br>(MIN = 0.00 × B1 + 7.00)                                                                                       | 7.00  | —     | 7.00   | _     | 7.00   | —     | 7.00   |       | ns   |

## Table 10. Bus Operation Timings (continued)









Figure 14. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11)







Figure 19. External Bus Timing (UPM Controlled Signals)



1

Table 11 provides the interrupt timing for the MPC875/MPC870.

| Table 11. Interrupt Timing |  |
|----------------------------|--|
|----------------------------|--|

| Num | Characteristic <sup>1</sup>                   | All Freq                  | All Frequencies |      |  |  |  |
|-----|-----------------------------------------------|---------------------------|-----------------|------|--|--|--|
|     | Characteristic                                | Min                       | Мах             | Unit |  |  |  |
| 139 | IRQx valid to CLKOUT rising edge (setup time) | 6.00                      |                 | ns   |  |  |  |
| 140 | IRQx hold time after CLKOUT                   | 2.00                      |                 | ns   |  |  |  |
| 141 | IRQx pulse width low                          | 3.00                      |                 | ns   |  |  |  |
| 142 | IRQx pulse width high                         | 3.00                      |                 | ns   |  |  |  |
| 143 | IRQx edge-to-edge time                        | 4 × T <sub>CLOCKOUT</sub> |                 | —    |  |  |  |

The I39 and I40 timings describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT. The I41, I42, and I43 timings are specified to allow correct functioning of the IRQ lines detection circuitry and have no direct relation with the total system interrupt latency that the MPC875/MPC870 is able to support.

Figure 25 provides the interrupt detection timing for the external level-sensitive lines.



Figure 25. Interrupt Detection Timing for External Level Sensitive Lines

Figure 26 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 26. Interrupt Detection Timing for External Edge-Sensitive Lines



## Table 12 shows the PCMCIA timing for the MPC875/MPC870.

Table 12. PCMCIA Timing

| Num | Characteristic                                                                                                                                                   | 33    | MHz   | 40 1  | MHz   | 66    | MHz   | 80 MHz |       | Unit |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--------|-------|------|
| Num | Characteristic                                                                                                                                                   | Min   | Max   | Min   | Max   | Min   | Max   | Min    | Max   | Unit |
| P44 | A(0:31), $\overline{\text{REG}}$ valid to PCMCIA strobe<br>asserted <sup>1</sup> (MIN = 0.75 × B1 - 2.00)                                                        | 20.70 |       | 16.70 |       | 9.40  | _     | 7.40   |       | ns   |
| P45 | A(0:31), $\overline{\text{REG}}$ valid to ALE negation <sup>1</sup><br>(MIN = 1.00 × B1 - 2.00)                                                                  | 28.30 | _     | 23.00 |       | 13.20 | _     | 10.50  |       | ns   |
| P46 | CLKOUT to $\overline{\text{REG}}$ valid<br>(MAX = 0.25 × B1 + 8.00)                                                                                              | 7.60  | 15.60 | 6.30  | 14.30 | 3.80  | 11.80 | 3.13   | 11.13 | ns   |
| P47 | CLKOUT to $\overline{\text{REG}}$ invalid<br>(MIN = 0.25 × B1 + 1.00)                                                                                            | 8.60  |       | 7.30  | _     | 4.80  | _     | 4.125  | _     | ns   |
| P48 | CLKOUT to $\overline{CE1}$ , $\overline{CE2}$ asserted<br>(MAX = 0.25 × B1 + 8.00)                                                                               | 7.60  | 15.60 | 6.30  | 14.30 | 3.80  | 11.80 | 3.13   | 11.13 | ns   |
| P49 | CLKOUT to $\overline{CE1}$ , $\overline{CE2}$ negated<br>(MAX = 0.25 × B1 + 8.00)                                                                                | 7.60  | 15.60 | 6.30  | 14.30 | 3.80  | 11.80 | 3.13   | 11.13 | ns   |
| P50 | CLKOUT to $\overrightarrow{PCOE}$ , $\overrightarrow{IORD}$ , $\overrightarrow{PCWE}$ , $\overrightarrow{IOWR}$<br>assert time (MAX = $0.00 \times B1 + 11.00$ ) | —     | 11.00 | —     | 11.00 |       | 11.00 | _      | 11.00 | ns   |
| P51 | CLKOUT to $\overrightarrow{PCOE}$ , $\overrightarrow{IORD}$ , $\overrightarrow{PCWE}$ , $\overrightarrow{IOWR}$<br>negate time (MAX = 0.00 × B1 + 11.00)         | 2.00  | 11.00 | 2.00  | 11.00 | 2.00  | 11.00 | 2.00   | 11.00 | ns   |
| P52 | CLKOUT to ALE assert time $(MAX = 0.25 \times B1 + 6.30)$                                                                                                        | 7.60  | 13.80 | 6.30  | 12.50 | 3.80  | 10.00 | 3.13   | 9.40  | ns   |
| P53 | CLKOUT to ALE negate time<br>(MAX = 0.25 × B1 + 8.00)                                                                                                            | —     | 15.60 | —     | 14.30 |       | 11.80 | _      | 11.13 | ns   |
| P54 | $\frac{\overline{PCWE}, \overline{IOWR} \text{ negated to } D(0:31)}{invalid^1 (MIN = 0.25 \times B1 - 2.00)}$                                                   | 5.60  | _     | 4.30  | —     | 1.80  | —     | 1.125  | _     | ns   |
| P55 | $\overline{\text{WAITA}}$ and $\overline{\text{WAITB}}$ valid to CLKOUT rising edge <sup>1</sup> (MIN = 0.00 × B1 + 8.00)                                        | 8.00  |       | 8.00  | _     | 8.00  | —     | 8.00   | _     | ns   |
| P56 | CLKOUT rising edge to $\overline{WAITA}$ and $\overline{WAITB}$ invalid <sup>1</sup> (MIN = 0.00 × B1 + 2.00)                                                    | 2.00  | _     | 2.00  | _     | 2.00  | —     | 2.00   | _     | ns   |

<sup>1</sup> PSST = 1. Otherwise add PSST times cycle time.

PSHT = 0. Otherwise add PSHT times cycle time.

These synchronous timings define when the WAITA signals are detected in order to freeze (or relieve) the PCMCIA current cycle. The WAITA assertion will be effective only if it is detected 2 cycles before the PSL timer expiration. See Chapter 16, "PCMCIA Interface," in the MPC885 PowerQUICC<sup>™</sup> Family Reference Manual.



Figure 34 shows the reset timing for the data bus configuration.





Figure 35 provides the reset timing for the data bus weak drive during configuration.





Figure 36 provides the reset timing for the debug port configuration.





**IEEE 1149.1 Electrical Specifications** 



Figure 40. Boundary Scan (JTAG) Timing Diagram



**CPM Electrical Characteristics** 

## **13.3 Baud Rate Generator AC Electrical Specifications**

Table 19 provides the baud rate generator timings as shown in Figure 46.

### Table 19. Baud Rate Generator Timing

| Num | Characteristic          | All Freq | Unit |      |
|-----|-------------------------|----------|------|------|
| Num |                         |          | Мах  | Onit |
| 50  | BRGO rise and fall time | _        | 10   | ns   |
| 51  | BRGO duty cycle         | 40       | 60   | %    |
| 52  | BRGO cycle              | 40       | _    | ns   |



Figure 46. Baud Rate Generator Timing Diagram

## **13.4 Timer AC Electrical Specifications**

Table 20 provides the general-purpose timer timings as shown in Figure 47.

| Table | 20. | Timer | Timing |
|-------|-----|-------|--------|
|-------|-----|-------|--------|

| Num | Characteristic               | All Freq | Unit |      |
|-----|------------------------------|----------|------|------|
| Num | Characteristic               | Min      | Мах  | Onit |
| 61  | TIN/TGATE rise and fall time | 10       | _    | ns   |
| 62  | TIN/TGATE low time           | 1        | _    | clk  |
| 63  | TIN/TGATE high time          | 2        | _    | clk  |
| 64  | TIN/TGATE cycle time         | 3        | —    | clk  |
| 65  | CLKO low to TOUT valid       | 3        | 25   | ns   |



**CPM Electrical Characteristics** 





**CPM Electrical Characteristics** 







**CPM Electrical Characteristics** 

## 13.10 SPI Slave AC Electrical Specifications

Table 27 provides the SPI slave timings as shown in Figure 62 and Figure 63.

### Table 27. SPI Slave Timing

| Num | Characteristic                                              | All Freq | Unit |                  |
|-----|-------------------------------------------------------------|----------|------|------------------|
| Num | Characteristic                                              | Min      | Мах  | Unit             |
| 170 | Slave cycle time                                            | 2        | —    | t <sub>cyc</sub> |
| 171 | Slave enable lead time                                      | 15       | —    | ns               |
| 172 | Slave enable lag time                                       | 15       | —    | ns               |
| 173 | Slave clock (SPICLK) high or low time                       | 1        | —    | t <sub>cyc</sub> |
| 174 | Slave sequential transfer delay (does not require deselect) | 1        | —    | t <sub>cyc</sub> |
| 175 | Slave data setup time (inputs)                              | 20       | —    | ns               |
| 176 | Slave data hold time (inputs)                               | 20       | —    | ns               |
| 177 | Slave access time                                           | _        | 50   | ns               |







| Name                                               | Pin Number         | Туре                       |
|----------------------------------------------------|--------------------|----------------------------|
| CS6, CE1_B                                         | F12                | Output                     |
| CS7, CE2_B                                         | D15                | Output                     |
| WE0, BS_B0, IORD                                   | E15                | Output                     |
| WE1, BS_B1, IOWR                                   | D17                | Output                     |
| WE2, BS_B2, PCOE                                   | D16                | Output                     |
| WE3, BS_B3, PCWE                                   | G13                | Output                     |
| BS_A[0:3]                                          | F14, E16, E17, F15 | Output                     |
| GPL_A0, GPL_B0                                     | C17                | Output                     |
| OE, GPL_A1, GPL_B1                                 | F13                | Output                     |
| <u>GPL_A</u> [2:3], <u>GPL_B</u> [2:3],<br>CS[2–3] | E14, C16           | Output                     |
| UPWAITA, GPL_A4                                    | D11                | Bidirectional (3.3 V only) |
| UPWAITB, GPL_B4                                    | E12                | Bidirectional              |
| GPL_A5                                             | D12                | Output                     |
| PORESET                                            | D5                 | Input (3.3 V only)         |
| RSTCONF                                            | C3                 | Input (3.3 V only)         |
| HRESET                                             | E7                 | Open-drain                 |
| SRESET                                             | C4                 | Open-drain                 |
| XTAL                                               | D6                 | Analog output              |
| EXTAL                                              | D7                 | Analog input (3.3 V only)  |
| CLKOUT                                             | G4                 | Output                     |
| EXTCLK                                             | B4                 | Input (3.3 V only)         |
| TEXP                                               | B3                 | Output                     |
| ALE_A                                              | B7                 | Output                     |
| CE1_A                                              | C15                | Output                     |
| CE2_A                                              | D14                | Output                     |
| WAIT_A                                             | D4                 | Input (3.3 V only)         |
| IP_A0                                              | G6                 | Input (3.3 V only)         |
| IP_A1                                              | F5                 | Input (3.3 V only)         |
| IP_A2, IOIS16_A                                    | D3                 | Input (3.3 V only)         |
| IP_A3                                              | E4                 | Input (3.3 V only)         |
| IP_A4                                              | D2                 | Input (3.3 V only)         |
| IP_A5                                              | E3                 | Input (3.3 V only)         |

## Table 36. Pin Assignments—JEDEC Standard (continued)



| Revision<br>Number | Date                   | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3.0                | 1/07/2004<br>7/19/2004 | <ul> <li>Added sentence to Spec B1A about EXTCLK and CLKOUT being in alignment for integer values.</li> <li>Added a footnote to Spec 41 specifying that EDM = 1.</li> <li>Added the thermal numbers to Table 4.</li> <li>Added RMII1_EN under M1II_EN in Table 36, Pin Assignments.</li> <li>Added a table footnote to Table 6, DC Electrical Specifications, about meeting the V<sub>IL</sub> Max of the I<sup>2</sup>C Standard.</li> <li>Put the new part numbers in the Ordering Information Section.</li> </ul>                                                                                   |
| 4                  | 08/2007                | <ul> <li>Updated template.</li> <li>On page 1, updated first paragraph and added a second paragraph.</li> <li>After Table 2, inserted a new figure showing the undershoot/overshoot voltage (Figure 3) and renumbered the rest of the figures.</li> <li>In Table 10, for reset timings B29f and B29g added footnote indicating that the formula only applies to bus operation up to 50 MHz.</li> <li>In Figure 5, changed all reference voltage measurement points from 0.2 and 0.8 V to 50% level.</li> <li>In Table 18, changed num 46 description to read, "TA assertion to rising edge"</li> </ul> |

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. IEEE 802.3, 802.11i, and 1149.1 are trademarks or registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2003-2007. All rights reserved.

Document Number: MPC875EC Rev. 4 08/2007



