# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                             |
|---------------------------------|----------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                       |
| Speed                           | 66MHz                                                                |
| Co-Processors/DSP               | Communications; CPM, Security; SEC                                   |
| RAM Controllers                 | DRAM                                                                 |
| Graphics Acceleration           | No                                                                   |
| Display & Interface Controllers | -                                                                    |
| Ethernet                        | 10Mbps (1), 10/100Mbps (2)                                           |
| SATA                            | -                                                                    |
| USB                             | USB 2.0 (1)                                                          |
| Voltage - I/O                   | 3.3V                                                                 |
| Operating Temperature           | -40°C ~ 100°C (TA)                                                   |
| Security Features               | Cryptography                                                         |
| Package / Case                  | 256-BBGA                                                             |
| Supplier Device Package         | 256-PBGA (23x23)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc875czt66 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Features

- HDLC bus (implements an HDLC-based local area network (LAN))
- Asynchronous HDLC to support point-to-point protocol (PPP)
- AppleTalk
- Universal asynchronous receiver transmitter (UART)
- Synchronous UART
- Serial infrared (IrDA)
- Binary synchronous communication (BISYNC)
- Totally transparent (bit streams)
- Totally transparent (frame based with optional cyclic redundancy check (CRC))
- SMC (serial management channel)
  - UART (low-speed operation)
  - Transparent
- Universal serial bus (USB)—Supports operation as a USB function endpoint, a USB host controller, or both for testing purposes (loopback diagnostics)
  - USB 2.0 full-/low-speed compatible
  - The USB function mode has the following features:
    - Four independent endpoints support control, bulk, interrupt, and isochronous data transfers
    - CRC16 generation and checking
    - CRC5 checking
    - NRZI encoding/decoding with bit stuffing
    - 12- or 1.5-Mbps data rate
    - Flexible data buffers with multiple buffers per frame
    - Automatic retransmission upon transmit error
  - The USB host controller has the following features:
    - Supports control, bulk, interrupt, and isochronous data transfers
    - CRC16 generation and checking
    - NRZI encoding/decoding with bit stuffing
    - Supports both 12- and 1.5-Mbps data rates (automatic generation of preamble token and data rate configuration). Note that low-speed operation requires an external hub.
    - Flexible data buffers with multiple buffers per frame
    - Supports local loopback mode for diagnostics (12 Mbps only)
- Serial peripheral interface (SPI)
  - Supports master and slave modes
  - Supports multiple-master operation on the same bus
- Inter-integrated circuit (I<sup>2</sup>C) port
  - Supports master and slave modes
  - Supports a multiple-master environment



Features

- The MPC875 has a time-slot assigner (TSA) that supports one TDM bus (TDMb)
  - Allows SCC and SMC to run in multiplexed and/or non-multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user-defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame synchronization, and clocking
  - Allows dynamic changes
  - Can be internally connected to two serial channels (one SCC and one SMC)
- PCMCIA interface
  - Master (socket) interface, release 2.1-compliant
  - Supports one independent PCMCIA socket on the MPC875/MPC870
  - Eight memory or I/O windows supported
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two
    operate on data
  - Supports conditions: =  $\neq$  < >
  - Each watchpoint can generate a break point internally
- Normal high and normal low power modes to conserve power
- 1.8-V core and 3.3-V I/O operation with 5-V TTL compatibility
- The MPC875/MPC870 comes in a 256-pin ball grid array (PBGA) package

| Characteristic                                                                               | Symbol          | Min | Мах | Unit |
|----------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
| Output high voltage, $I_{OH} = -2.0$ mA, $V_{DDH} = 3.0$ V (except XTAL and open-drain pins) | V <sub>OH</sub> | 2.4 | —   | V    |
|                                                                                              | V <sub>OL</sub> | _   | 0.5 | V    |

Table 6. DC Electrical Specifications (continued)

<sup>1</sup> The difference between  $V_{DDL}$  and  $V_{DDSYN}$  cannot be more than 100 mV.

- <sup>2</sup> The signals PA[0:15], PB[14:31], PC[4:15], PD[3:15], PE(14:31), TDI, TDO, TCK, TRST, TMS, MI1\_TXEN, and MII\_MDIO are 5-V tolerant. The minimum voltage is still 2.0 V.
- $^{3}$  V<sub>IL</sub>(max) for the I<sup>2</sup>C interface is 0.8 V rather than the 1.5 V as specified in the I<sup>2</sup>C standard.
- <sup>4</sup> Input capacitance is periodically sampled.
- <sup>5</sup> A(0:31), TSIZ0/REG, TSIZ1, D(0:31), IRQ(2:4), IRQ6, RD/WR, BURST, IP\_B(0:1), PA(0:4), PA(6:7), PA(10:11), PA15, PB19, PB(23:31), PC(6:7), PC(10:13), PC15, PD8, PE(14:31), MII1\_CRS, MII\_MDIO, MII1\_TXEN, and MII1\_COL.
- <sup>6</sup> BDIP/GPL\_B(5), BR, BG, FRZ/IRQ6, CS(0:7), WE(0:3), BS\_A(0:3), GPL\_A0/GPL\_B0, OE/GPL\_A1/GPL\_B1, GPL\_A(2:3)/GPL\_B(2:3)/CS(2:3), UPWAITA/GPL\_A4, UPWAITB/GPL\_B4, GPL\_A5, ALE\_A, CE1\_A, CE2\_A, OP(0:3), and BADDR(28:30).

### 7 Thermal Calculation and Measurement

For the following discussions,  $P_D = (V_{DDL} \times I_{DDL}) + P_{I/O}$ , where  $P_{I/O}$  is the power dissipation of the I/O drivers.

### NOTE

The V<sub>DDSYN</sub> power dissipation is negligible.

### 7.1 Estimation with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, in °C can be obtained from the following equation:

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$

where:

 $T_A$  = ambient temperature (°C)

 $R_{\theta JA}$  = package junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in package

The junction-to-ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. However, the answer is only an estimate; test cases have demonstrated that errors of a factor of two (in the quantity  $T_I - T_A$ ) are possible.



**Bus Signal Timing** 

Figure 11 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)



Figure 11. Input Data Timing when Controlled by UPM in the Memory Controller and DLT3 = 1

Figure 12 through Figure 15 provide the timing for the external bus read controlled by various GPCM factors.



Figure 12. External Bus Read Timing (GPCM Controlled—ACS = 00)



**Bus Signal Timing** 



Figure 17. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT = 1)



Table 11 provides the interrupt timing for the MPC875/MPC870.

| Num | Characteristic <sup>1</sup>                   | All Freq                | Unit |      |
|-----|-----------------------------------------------|-------------------------|------|------|
|     | Characteristic                                | Min                     | Мах  | onit |
| 139 | IRQx valid to CLKOUT rising edge (setup time) | 6.00                    |      | ns   |
| I40 | IRQx hold time after CLKOUT                   | 2.00                    |      | ns   |
| 141 | IRQx pulse width low                          | 3.00                    |      | ns   |
| l42 | IRQx pulse width high                         | 3.00                    |      | ns   |
| 143 | IRQx edge-to-edge time                        | $4 \times T_{CLOCKOUT}$ |      | _    |

<sup>1</sup> The I39 and I40 timings describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT. The I41, I42, and I43 timings are specified to allow correct functioning of the IRQ lines detection circuitry and have no direct relation with the total system interrupt latency that the MPC875/MPC870 is able to support.

Figure 25 provides the interrupt detection timing for the external level-sensitive lines.



Figure 25. Interrupt Detection Timing for External Level Sensitive Lines

Figure 26 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 26. Interrupt Detection Timing for External Edge-Sensitive Lines





Figure 27 provides the PCMCIA access cycle timing for the external bus read.

Figure 27. PCMCIA Access Cycles Timing External Bus Read



Table 13 shows the PCMCIA port timing for the MPC875/MPC870.

#### 33 MHz 40 MHz 66 MHz 80 MHz Num Characteristic Unit Min Max Min Max Min Max Min Max CLKOUT to OPx valid 19.00 19.00 19.00 19.00 \_\_\_\_ \_\_\_\_ \_\_\_\_ ns P57 $(MAX = 0.00 \times B1 + 19.00)$ HRESET negated to OPx drive1 25.70 21.70 14.40 12.40 ns \_\_\_\_ \_\_\_\_ \_\_\_\_ \_\_\_\_ P58 $(MIN = 0.75 \times B1 + 3.00)$ IP\_Xx valid to CLKOUT rising edge 5.00 5.00 5.00 5.00 \_\_\_\_ \_\_\_\_ ns P59 $(MIN = 0.00 \times B1 + 5.00)$ CLKOUT rising edge to IP\_Xx invalid 1.00 1.00 1.00 1.00 ns \_\_\_\_ P60 $(MIN = 0.00 \times B1 + 1.00)$

### Table 13. PCMCIA Port Timing

OP2 and OP3 only.

### Figure 30 provides the PCMCIA output port timing for the MPC875/MPC870.



### Figure 30. PCMCIA Output Port Timing

Figure 31 provides the PCMCIA input port timing for the MPC875/MPC870.



Figure 31. PCMCIA Input Port Timing



# 12 IEEE 1149.1 Electrical Specifications

Table 16 provides the JTAG timings for the MPC875/MPC870 shown in Figure 37 through Figure 40.

### Table 16. JTAG Timing

| Num | Characteristic                                         | All Frequencies |       | Unit |
|-----|--------------------------------------------------------|-----------------|-------|------|
| Num |                                                        | Min             | Мах   | Unit |
| J82 | TCK cycle time                                         | 100.00          | —     | ns   |
| J83 | TCK clock pulse width measured at 1.5 V                | 40.00           | —     | ns   |
| J84 | TCK rise and fall times                                | 0.00            | 10.00 | ns   |
| J85 | TMS, TDI data setup time                               | 5.00            | —     | ns   |
| J86 | TMS, TDI data hold time                                | 25.00           | —     | ns   |
| J87 | TCK low to TDO data valid                              | _               | 27.00 | ns   |
| J88 | TCK low to TDO data invalid                            | 0.00            | —     | ns   |
| J89 | TCK low to TDO high impedance                          | _               | 20.00 | ns   |
| J90 | TRST assert time                                       | 100.00          | _     | ns   |
| J91 | TRST setup time to TCK low                             | 40.00           | —     | ns   |
| J92 | TCK falling edge to output valid                       | _               | 50.00 | ns   |
| J93 | TCK falling edge to output valid out of high impedance | _               | 50.00 | ns   |
| J94 | TCK falling edge to output high impedance              | _               | 50.00 | ns   |
| J95 | Boundary scan input valid to TCK rising edge           | 50.00           | —     | ns   |
| J96 | TCK rising edge to boundary scan input invalid         | 50.00           | _     | ns   |



Figure 37. JTAG Test Clock Input Timing





Figure 45. SDACK Timing Diagram—Peripheral Read, Internally-Generated TA





Figure 47. CPM General-Purpose Timers Timing Diagram

### **13.5** Serial Interface AC Electrical Specifications

Table 21 provides the serial interface (SI) timings as shown in Figure 48 through Figure 52.

| Num | Characteristic                                              | All Fre | Unit                  |      |
|-----|-------------------------------------------------------------|---------|-----------------------|------|
| Num | Characteristic                                              | Min     | Max                   | Unit |
| 70  | L1RCLKB, L1TCLKB frequency (DSC = 0) <sup>1, 2</sup>        | —       | SYNCCLK/2.5           | MHz  |
| 71  | L1RCLKB, L1TCLKB width low $(DSC = 0)^2$                    | P + 10  | —                     | ns   |
| 71a | L1RCLKB, L1TCLKB width high (DSC = $0$ ) <sup>3</sup>       | P + 10  | —                     | ns   |
| 72  | L1TXDB, L1ST1 and L1ST2, L1RQ, L1CLKO rise/fall time        | —       | 15.00                 | ns   |
| 73  | L1RSYNCB, L1TSYNCB valid to L1CLKB edge (SYNC setup time)   | 20.00   | —                     | ns   |
| 74  | L1CLKB edge to L1RSYNCB, L1TSYNCB, invalid (SYNC hold time) | 35.00   | —                     | ns   |
| 75  | L1RSYNCB, L1TSYNCB rise/fall time                           | —       | 15.00                 | ns   |
| 76  | L1RXDB valid to L1CLKB edge (L1RXDB setup time)             | 17.00   | —                     | ns   |
| 77  | L1CLKB edge to L1RXDB invalid (L1RXDB hold time)            | 13.00   | —                     | ns   |
| 78  | L1CLKB edge to L1ST1 and L1ST2 valid <sup>4</sup>           | 10.00   | 45.00                 | ns   |
| 78A | L1SYNCB valid to L1ST1 and L1ST2 valid                      | 10.00   | 45.00                 | ns   |
| 79  | L1CLKB edge to L1ST1 and L1ST2 invalid                      | 10.00   | 45.00                 | ns   |
| 80  | L1CLKB edge to L1TXDB valid                                 | 10.00   | 55.00                 | ns   |
| 80A | L1TSYNCB valid to L1TXDB valid <sup>4</sup>                 | 10.00   | 55.00                 | ns   |
| 81  | L1CLKB edge to L1TXDB high impedance                        | 0.00    | 42.00                 | ns   |
| 82  | L1RCLKB, L1TCLKB frequency (DSC = 1)                        | _       | 16.00 or<br>SYNCCLK/2 | MHz  |
| 83  | L1RCLKB, L1TCLKB width low (DSC = 1)                        | P + 10  | _                     | ns   |

### Table 21. SI Timing











Figure 55. HDLC Bus Timing Diagram

### **13.7 Ethernet Electrical Specifications**

Table 24 provides the Ethernet timings as shown in Figure 56 through Figure 58.

### Table 24. Ethernet Timing

| Num   | Characteristic                                                  | All Frequencies |     | Unit |
|-------|-----------------------------------------------------------------|-----------------|-----|------|
| Nulli |                                                                 | Min             | Мах | Unit |
| 120   | CLSN width high                                                 | 40              | _   | ns   |
| 121   | RCLK3 rise/fall time                                            | —               | 15  | ns   |
| 122   | RCLK3 width low                                                 | 40              | _   | ns   |
| 123   | RCLK3 clock period <sup>1</sup>                                 | 80              | 120 | ns   |
| 124   | RXD3 setup time                                                 | 20              | _   | ns   |
| 125   | RXD3 hold time                                                  | 5               | _   | ns   |
| 126   | RENA active delay (from RCLK3 rising edge of the last data bit) | 10              | _   | ns   |
| 127   | RENA width low                                                  | 100             | _   | ns   |
| 128   | TCLK3 rise/fall time                                            | —               | 15  | ns   |
| 129   | TCLK3 width low                                                 | 40              | _   | ns   |
| 130   | TCLK3 clock period <sup>1</sup>                                 | 99              | 101 | ns   |
| 131   | TXD3 active delay (from TCLK3 rising edge)                      | _               | 50  | ns   |
| 132   | TXD3 inactive delay (from TCLK3 rising edge)                    | 6.5             | 50  | ns   |
| 133   | TENA active delay (from TCLK3 rising edge)                      |                 | 50  | ns   |
| 134   | TENA inactive delay (from TCLK3 rising edge)                    | 10              | 50  | ns   |



| Num | Characteristic                           |     | All Frequencies |      |
|-----|------------------------------------------|-----|-----------------|------|
| Num |                                          | Min | Max             | Unit |
| 138 | CLKO1 low to SDACK asserted <sup>2</sup> | _   | 20              | ns   |
| 139 | CLKO1 low to SDACK negated <sup>2</sup>  |     | 20              | ns   |

### Table 24. Ethernet Timing (continued)

<sup>1</sup> The ratios SYNCCLK/RCLK3 and SYNCCLK/TCLK3 must be greater than or equal to 2/1.

<sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame DA into memory.



Figure 56. Ethernet Collision Timing Diagram



Figure 57. Ethernet Receive Timing Diagram







2. If RENA is negated before TENA or RENA is not asserted at all during transmit, then the CSL bit is set in the buffer descriptor at the end of the frame transmission.

### Figure 58. Ethernet Transmit Timing Diagram

### **13.8 SMC Transparent AC Electrical Specifications**

Table 25 provides the SMC transparent timings as shown in Figure 59.

| Num  | Characteristic                               | All Freq                | Unit |      |
|------|----------------------------------------------|-------------------------|------|------|
|      |                                              | Min                     | Мах  | Unit |
| 150  | SMCLK clock period <sup>1</sup>              | 100                     | —    | ns   |
| 151  | SMCLK width low                              | 50                      | —    | ns   |
| 151A | SMCLK width high                             | 50                      | —    | ns   |
| 152  | SMCLK rise/fall time                         | _                       | 15   | ns   |
| 153  | SMTXD active delay (from SMCLK falling edge) | 10                      | 50   | ns   |
| 154  | SMRXD/SMSYNC setup time                      | 20                      | —    | ns   |
| 155  | RXD1/SMSYNC hold time                        | D1/SMSYNC hold time 5 — |      | ns   |

<sup>1</sup> SYNCCLK must be at least twice as fast as SMCLK.





# 13.11 I<sup>2</sup>C AC Electrical Specifications

Table 28 provides the  $I^2C$  (SCL < 100 kHz) timings.

| Table 28 | . I <sup>2</sup> C | Timing | (SCL < | 100 kHz) |
|----------|--------------------|--------|--------|----------|
|----------|--------------------|--------|--------|----------|

| Num | Characteristic                            | All Frequencies |     | Unit |
|-----|-------------------------------------------|-----------------|-----|------|
| Num | Characteristic                            |                 | Мах |      |
| 200 | SCL clock frequency (slave)               | 0               | 100 | kHz  |
| 200 | SCL clock frequency (master) <sup>1</sup> | 1.5             | 100 | kHz  |
| 202 | Bus free time between transmissions       | 4.7             | _   | μs   |
| 203 | Low period of SCL                         | 4.7             | _   | μs   |
| 204 | High period of SCL                        | 4.0             |     | μs   |
| 205 | Start condition setup time                | 4.7             |     | μs   |
| 206 | Start condition hold time                 | 4.0             |     | μs   |
| 207 | Data hold time                            | 0               |     | μs   |
| 208 | Data setup time                           | 250             |     | ns   |
| 209 | SDL/SCL rise time                         | _               | 1   | μs   |



Figure 65 shows MII receive signal timing.



Figure 65. MII Receive Signal Timing Diagram

### 15.2 MII and Reduced MII Transmit Signal Timing

The transmitter functions correctly up to a MII\_TX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. In addition, the processor clock frequency must exceed the MII\_TX\_CLK frequency -1%.

Table 32 provides information on the MII transmit signal timing.

| Table 3 | 2. MII | Transmit | Signal | Timing |
|---------|--------|----------|--------|--------|
|---------|--------|----------|--------|--------|

| Num      | Characteristic                                                   | Min | Max | Unit              |
|----------|------------------------------------------------------------------|-----|-----|-------------------|
| M5       | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid         | 5   | _   | ns                |
| M6       | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid           | —   | 25  | ns                |
| M7       | MII_TX_CLK pulse width high                                      | 35% | 65% | MII_TX_CLK period |
| M8       | MII_TX_CLK pulse width low                                       | 35% | 65% | MII_TX_CLK period |
| M20_RMII | RMII_TXD[1:0], RMII_TX_EN to RMII_REFCLK setup                   | 4   | _   | ns                |
| M21_RMII | RMII_TXD[1:0], RMII_TX_EN data hold from RMII_REFCLK rising edge | 2   | _   | ns                |



### **16 Mechanical Data and Ordering Information**

Table 35 identifies the packages and operating frequencies available for the MPC875/MPC870.

| Package Type                                                                                 | Temperature (T <sub>J</sub> ) | Frequency (MHz) | Order Number                                                   |
|----------------------------------------------------------------------------------------------|-------------------------------|-----------------|----------------------------------------------------------------|
| Plastic ball grid array<br>ZT suffix—Leaded<br>VR suffix—Lead-Free are available as needed   | 0°C to 95°C                   | 66              | KMPC875ZT66<br>KMPC870ZT66<br>MPC875ZT66<br>MPC870ZT66         |
|                                                                                              |                               | 80              | KMPC875ZT80<br>KMPC870ZT80<br>MPC875ZT80<br>MPC870ZT80         |
|                                                                                              |                               | 133             | KMPC875ZT133<br>KMPC870ZT133<br>MPC875ZT133<br>MPC870ZT133     |
| Plastic ball grid array<br>CZT suffix—Leaded<br>CVR suffix—Lead-Free are available as needed | -40°C to 100°C                | 66              | KMPC875CZT66<br>KMPC870CZT66<br>MPC875CZT66<br>MPC870CZT66     |
|                                                                                              |                               | 133             | KMPC875CZT133<br>KMPC870CZT133<br>MPC875CZT133<br>MPC870CZT133 |

### Table 35. Available MPC875/MPC870 Packages/Frequencies