

#### Welcome to E-XFL.COM

### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

E·XFI

| Product Status                  | Active                                                   |
|---------------------------------|----------------------------------------------------------|
| Core Processor                  | MPC8xx                                                   |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                           |
| Speed                           | 133MHz                                                   |
| Co-Processors/DSP               | Communications; CPM                                      |
| RAM Controllers                 | DRAM                                                     |
| Graphics Acceleration           | No                                                       |
| Display & Interface Controllers | -                                                        |
| Ethernet                        | 10/100Mbps (2)                                           |
| SATA                            | -                                                        |
| USB                             | USB 2.0 (1)                                              |
| Voltage - I/O                   | 3.3V                                                     |
| Operating Temperature           | 0°C ~ 95°C (TA)                                          |
| Security Features               | -                                                        |
| Package / Case                  | 256-BBGA                                                 |
| Supplier Device Package         | 256-PBGA (23x23)                                         |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc870vr133 |
|                                 |                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Features

- ECB, CBC, and counter modes
- 128-, 192-, and 256-bit key lengths
- Message digest execution unit (MDEU)
  - SHA with 160- or 256-bit message digest
  - MD5 with 128-bit message digest
  - HMAC with either algorithm
- Master/slave logic, with DMA
  - 32-bit address/32-bit data
  - Operation at MPC8xx bus frequency
- Crypto-channel supporting multi-command descriptors
  - Integrated controller managing crypto-execution units
  - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
- Interrupts
  - Six external interrupt request (IRQ) lines
  - Twelve port pins with interrupt capability
  - Twenty-three internal interrupt sources
  - Programmable priority between SCCs
  - Programmable highest priority request
- Communications processor module (CPM)
  - RISC controller
  - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT)
  - Supports continuous mode transmission and reception on all serial channels
  - 8-Kbytes of dual-port RAM
  - Several serial DMA (SDMA) channels to support the CPM
  - Three parallel I/O registers with open-drain capability
- On-chip  $16 \times 16$  multiply accumulate controller (MAC)
  - One operation per clock (two-clock latency, one-clock blockage)
  - MAC operates concurrently with other instructions
  - FIR loop—Four clocks per four multiplies
- Four baud-rate generators
  - Independent (can be connected to SCC or SMC)
  - Allows changes during operation
  - Autobaud support option
- SCC (serial communication controller)
  - Ethernet/IEEE 802.3® standard, supporting full 10-Mbps operation
  - HDLC/SDLC



### Features

- HDLC bus (implements an HDLC-based local area network (LAN))
- Asynchronous HDLC to support point-to-point protocol (PPP)
- AppleTalk
- Universal asynchronous receiver transmitter (UART)
- Synchronous UART
- Serial infrared (IrDA)
- Binary synchronous communication (BISYNC)
- Totally transparent (bit streams)
- Totally transparent (frame based with optional cyclic redundancy check (CRC))
- SMC (serial management channel)
  - UART (low-speed operation)
  - Transparent
- Universal serial bus (USB)—Supports operation as a USB function endpoint, a USB host controller, or both for testing purposes (loopback diagnostics)
  - USB 2.0 full-/low-speed compatible
  - The USB function mode has the following features:
    - Four independent endpoints support control, bulk, interrupt, and isochronous data transfers
    - CRC16 generation and checking
    - CRC5 checking
    - NRZI encoding/decoding with bit stuffing
    - 12- or 1.5-Mbps data rate
    - Flexible data buffers with multiple buffers per frame
    - Automatic retransmission upon transmit error
  - The USB host controller has the following features:
    - Supports control, bulk, interrupt, and isochronous data transfers
    - CRC16 generation and checking
    - NRZI encoding/decoding with bit stuffing
    - Supports both 12- and 1.5-Mbps data rates (automatic generation of preamble token and data rate configuration). Note that low-speed operation requires an external hub.
    - Flexible data buffers with multiple buffers per frame
    - Supports local loopback mode for diagnostics (12 Mbps only)
- Serial peripheral interface (SPI)
  - Supports master and slave modes
  - Supports multiple-master operation on the same bus
- Inter-integrated circuit (I<sup>2</sup>C) port
  - Supports master and slave modes
  - Supports a multiple-master environment

### MPC875/MPC870 PowerQUICC™ Hardware Specifications, Rev. 4



Features

- The MPC875 has a time-slot assigner (TSA) that supports one TDM bus (TDMb)
  - Allows SCC and SMC to run in multiplexed and/or non-multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user-defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame synchronization, and clocking
  - Allows dynamic changes
  - Can be internally connected to two serial channels (one SCC and one SMC)
- PCMCIA interface
  - Master (socket) interface, release 2.1-compliant
  - Supports one independent PCMCIA socket on the MPC875/MPC870
  - Eight memory or I/O windows supported
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two
    operate on data
  - Supports conditions: =  $\neq$  < >
  - Each watchpoint can generate a break point internally
- Normal high and normal low power modes to conserve power
- 1.8-V core and 3.3-V I/O operation with 5-V TTL compatibility
- The MPC875/MPC870 comes in a 256-pin ball grid array (PBGA) package

NP

**Thermal Characteristics** 

| Rating                              | Symbol              | Value | Unit |
|-------------------------------------|---------------------|-------|------|
| Temperature <sup>1</sup> (standard) | T <sub>A(min)</sub> | 0     | °C   |
|                                     | T <sub>J(max)</sub> | 95    | °C   |
| Temperature (extended)              | T <sub>A(min)</sub> | -40   | °C   |
|                                     | T <sub>J(max)</sub> | 100   | °C   |

| Table 3. Operating | Temperatures |
|--------------------|--------------|
|--------------------|--------------|

<sup>1</sup> Minimum temperatures are guaranteed as ambient temperature, T<sub>A</sub>. Maximum temperatures are guaranteed as junction temperature, T<sub>J</sub>.

This device contains circuitry protecting against damage due to high-static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{DDH}$ ).

# 4 Thermal Characteristics

Table 4 shows the thermal characteristics for the MPC875/MPC870.

| Rating                                | E                                                                 | Environment             |                            |    |      |  |  |
|---------------------------------------|-------------------------------------------------------------------|-------------------------|----------------------------|----|------|--|--|
| Junction-to-ambient <sup>1</sup>      | o-ambient <sup>1</sup> Natural convection Single-layer board (1s) |                         | $R_{\theta JA}^2$          | 43 | °C/W |  |  |
|                                       |                                                                   | Four-layer board (2s2p) | $R_{\theta JMA}{}^3$       | 29 |      |  |  |
| Airflow (200 ft/min) Single-layer boa |                                                                   | Single-layer board (1s) | $R_{\theta JMA}{}^3$       | 36 |      |  |  |
|                                       |                                                                   | Four-layer board (2s2p) | ${\sf R}_{\theta JMA}{}^3$ | 26 |      |  |  |
| Junction-to-board <sup>4</sup>        |                                                                   |                         | R <sub>θJB</sub>           | 20 |      |  |  |
| Junction-to-case <sup>5</sup>         |                                                                   |                         | R <sub>θJC</sub>           | 10 |      |  |  |
| Junction-to-package top <sup>6</sup>  | Natural convection                                                |                         | $\Psi_{JT}$                | 2  |      |  |  |
|                                       | Airflow (200 ft/min)                                              |                         | $\Psi_{JT}$                | 2  |      |  |  |

Table 4. MPC875/MPC870 Thermal Resistance Data

<sup>1</sup> Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.

<sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal.

<sup>3</sup> Per JEDEC JESD51-6 with the board horizontal.

- <sup>4</sup> Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- <sup>5</sup> Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. For exposed pad packages where the pad would be expected to be soldered, junction-to-case thermal resistance is a simulated value from the junction to the exposed pad without contact resistance.

<sup>6</sup> Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2.

NP

One consequence of multiple power supplies is that when power is initially applied, the voltage rails ramp up at different rates. The rates depend on the nature of the power supply, the type of load on each power supply, and the manner in which different voltages are derived. The following restrictions apply:

- $V_{DDL}$  must not exceed  $V_{DDH}$  during power up and power down
- $V_{DDL}$  must not exceed 1.9 V, and  $V_{DDH}$  must not exceed 3.465 V

These cautions are necessary for the long-term reliability of the part. If they are violated, the electrostatic discharge (ESD) protection diodes are forward-biased, and excessive current can flow through these diodes. If the system power supply design does not control the voltage sequencing, the circuit shown in Figure 4 can be added to meet these requirements. The MUR420 Schottky diodes control the maximum potential difference between the external bus and core power supplies on power up, and the 1N5820 diodes regulate the maximum potential difference on power down.



Figure 4. Example Voltage Sequencing Circuit

# 9 Mandatory Reset Configurations

The MPC875/MPC870 requires a mandatory configuration during reset.

If hardware reset configuration word (HRCW) is enabled, the HRCW[DBGC] value needs to be set to binary X1 in the HRCW and the SIUMCR[DBGC] should be programmed with the same value in the boot code after reset. This can be done by asserting the RSTCONF during HRESET assertion.

If HRCW is disabled, the SIUMCR[DBGC] should be programmed with binary X1 in the boot code after reset by negating the  $\overline{\text{RSTCONF}}$  during the  $\overline{\text{HRESET}}$  assertion.

The MBMR[GPLB4DIS], PAPAR, PADIR, PBPAR, PBDIR, PCPAR, and PCDIR need to be configured with the mandatory values in Table 7 in the boot code after the reset is negated.

| Register/Configuration                     | Field                      | Value<br>(Binary) |
|--------------------------------------------|----------------------------|-------------------|
| HRCW (Hardware reset configuration word)   | HRCW[DBGC]                 | X1                |
| SIUMCR (SIU module configuration register) | SIUMCR[DBGC]               | X1                |
| MBMR (Machine B mode register)             | MBMR[GPLB4DIS}             | 0                 |
| PAPAR (Port A pin assignment register)     | PAPAR[5:9]<br>PAPAR[12:13] | 0                 |

## Table 7. Mandatory Reset Configuration of MPC875/MPC870



The maximum bus speed supported by the MPC875/MPC870 is 80 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC875/MPC870 used at 133 MHz must be configured for a 66 MHz bus). Table 8 shows the frequency ranges for standard part frequencies in 1:1 bus mode, and Table 9 shows the frequency ranges for standard part frequencies in 2:1 bus mode.

| Part Frequency | 66 I | MHz   | 80 MHz |     |  |
|----------------|------|-------|--------|-----|--|
|                | Min  | Мах   | Min    | Мах |  |
| Core frequency | 40   | 66.67 | 40     | 80  |  |
| Bus frequency  | 40   | 66.67 | 40     | 80  |  |

## Table 8. Frequency Ranges for Standard Part Frequencies (1:1 Bus Mode)

## Table 9. Frequency Ranges for Standard Part Frequencies (2:1 Bus Mode)

| Part Frequency | 66 MHz |       | 80 MHz |     | 133 MHz |     |
|----------------|--------|-------|--------|-----|---------|-----|
|                | Min    | Мах   | Min    | Мах | Min     | Max |
| Core frequency | 40     | 66.67 | 40     | 80  | 40      | 133 |
| Bus frequency  | 20     | 33.33 | 20     | 40  | 20      | 66  |

Table 10 provides the bus operation timing for the MPC875/MPC870 at 33, 40, 66, and 80 MHz.

The timing for the MPC875/MPC870 bus shown Table 10, assumes a 50-pF load for maximum delays and a 0-pF load for minimum delays. CLKOUT assumes a 100-pF load maximum delay

Table 10. Bus Operation Timings

| Num | Characteristic                                                                                                                                                                                                                                                                                                               | 33  | MHz  | 40 MHz |      | 66 MHz |      | 80 MHz |      | Unit |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|--------|------|--------|------|--------|------|------|
| Num | Characteristic                                                                                                                                                                                                                                                                                                               | Min | Мах  | Min    | Max  | Min    | Max  | Min    | Max  | Omt  |
| B1  | Bus period (CLKOUT), see Table 8                                                                                                                                                                                                                                                                                             | _   | —    | —      | —    | _      |      | —      | —    | ns   |
| B1a | EXTCLK to CLKOUT phase skew—If<br>CLKOUT is an integer multiple of EXTCLK,<br>then the rising edge of EXTCLK is aligned with<br>the rising edge of CLKOUT. For a non-integer<br>multiple of EXTCLK, this synchronization is<br>lost, and the rising edges of EXTCLK and<br>CLKOUT have a continuously varying phase<br>skew. | -2  | +2   | -2     | +2   | -2     | +2   | -2     | +2   | ns   |
| B1b | CLKOUT frequency jitter peak-to-peak                                                                                                                                                                                                                                                                                         | _   | 1    | _      | 1    |        | 1    | _      | 1    | ns   |
| B1c | Frequency jitter on EXTCLK                                                                                                                                                                                                                                                                                                   | _   | 0.50 | _      | 0.50 | _      | 0.50 | _      | 0.50 | %    |
| B1d | CLKOUT phase jitter peak-to-peak for OSCLK $\ge$ 15 MHz                                                                                                                                                                                                                                                                      |     | 4    | —      | 4    |        | 4    | —      | 4    | ns   |
|     | CLKOUT phase jitter peak-to-peak for<br>OSCLK < 15 MHz                                                                                                                                                                                                                                                                       |     | 5    |        | 5    |        | 5    |        | 5    | ns   |

### MPC875/MPC870 PowerQUICC™ Hardware Specifications, Rev. 4



| Num  | Characteristic                                                                                                                                                                                           | 33    | MHz   | 40 MHz |       | 66    | MHz   | 80    | MHz   | Unit |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|-------|-------|-------|-------|-------|------|
| Num  | Characteristic                                                                                                                                                                                           | Min   | Max   | Min    | Max   | Min   | Max   | Min   | Max   | Unit |
| B30d | WE(0:3)/BS_B[0:3] negated to A(0:31),<br>BADDR(28:30) invalid GPCM write access<br>TRLX = 1, CSNT =1, CS negated to A(0:31)<br>invalid GPCM write access TRLX = 1,<br>CSNT = 1, ACS = 10 or 11, EBDF = 1 | 38.67 |       | 31.38  |       | 17.83 |       | 14.19 |       | ns   |
| B31  | CLKOUT falling edge to $\overline{CS}$ valid as requested<br>by control bit CST4 in the corresponding word<br>in the UPM (MAX = $0.00 \times B1 + 6.00$ )                                                | 1.50  | 6.00  | 1.50   | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | ns   |
| B31a | CLKOUT falling edge to $\overline{CS}$ valid as requested<br>by control bit CST1 in the corresponding word<br>in the UPM (MAX = $0.25 \times B1 + 6.80$ )                                                | 7.60  | 14.30 | 6.30   | 13.00 | 3.80  | 10.50 | 3.13  | 10.00 | ns   |
| B31b | CLKOUT rising edge to $\overline{CS}$ valid, as requested<br>by control bit CST2 in the corresponding word<br>in the UPM (MAX = $0.00 \times B1 + 8.00$ )                                                | 1.50  | 8.00  | 1.50   | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | ns   |
| B31c | CLKOUT rising edge to $\overline{CS}$ valid, as requested<br>by control bit CST3 in the corresponding word<br>in the UPM (MAX = $0.25 \times B1 + 6.30$ )                                                | 7.60  | 13.80 | 6.30   | 12.50 | 3.80  | 10.00 | 3.13  | 9.40  | ns   |
| B31d | CLKOUT falling edge to $\overline{CS}$ valid as requested<br>by control bit CST1 in the corresponding word<br>in the UPM EBDF = 1<br>(MAX = 0.375 × B1 + 6.6)                                            | 13.30 | 18.00 | 11.30  | 16.00 | 7.60  | 12.30 | 4.69  | 11.30 | ns   |
| B32  | CLKOUT falling edge to $\overline{\text{BS}}$ valid as requested<br>by control bit BST4 in the corresponding word<br>in the UPM (MAX = 0.00 × B1 + 6.00)                                                 | 1.50  | 6.00  | 1.50   | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | ns   |
| B32a | CLKOUT falling edge to $\overline{BS}$ valid as requested<br>by control bit BST1 in the corresponding word<br>in the UPM, EBDF = 0<br>(MAX = 0.25 × B1 + 6.80)                                           | 7.60  | 14.30 | 6.30   | 13.00 | 3.80  | 10.50 | 3.13  | 10.00 | ns   |
| B32b | CLKOUT rising edge to $\overline{\text{BS}}$ valid, as requested<br>by control bit BST2 in the corresponding word<br>in the UPM (MAX = $0.00 \times \text{B1} + 8.00$ )                                  | 1.50  | 8.00  | 1.50   | 8.00  | 1.50  | 8.00  | 1.50  | 8.00  | ns   |
| B32c | CLKOUT rising edge to $\overline{\text{BS}}$ valid, as requested<br>by control bit BST3 in the corresponding word<br>in the UPM (MAX = $0.25 \times \text{B1} + 6.80$ )                                  | 7.60  | 14.30 | 6.30   | 13.00 | 3.80  | 10.50 | 3.13  | 10.00 | ns   |
| B32d | CLKOUT falling edge to $\overline{BS}$ valid as requested<br>by control bit BST1 in the corresponding word<br>in the UPM, EBDF = 1<br>(MAX = 0.375 × B1 + 6.60)                                          | 13.30 | 18.00 | 11.30  | 16.00 | 7.60  | 12.30 | 4.49  | 11.30 | ns   |
| B33  | CLKOUT falling edge to $\overline{\text{GPL}}$ valid as<br>requested by control bit GxT4 in the<br>corresponding word in the UPM<br>(MAX = 0.00 × B1 + 6.00)                                             | 1.50  | 6.00  | 1.50   | 6.00  | 1.50  | 6.00  | 1.50  | 6.00  | ns   |

## Table 10. Bus Operation Timings (continued)



| Table 10. Bus | Operation | Timings | (continued) |
|---------------|-----------|---------|-------------|
|---------------|-----------|---------|-------------|

| Num | Characteristic                                                                      | 33 MHz |     | 40 MHz |     | 66 MHz |     | 80 MHz |     | Unit |
|-----|-------------------------------------------------------------------------------------|--------|-----|--------|-----|--------|-----|--------|-----|------|
|     |                                                                                     | Min    | Max | Min    | Max | Min    | Max | Min    | Max | onit |
| B42 | CLKOUT rising edge to $\overline{TS}$ valid (hold time)<br>(MIN = 0.00 × B1 + 2.00) | 2.00   | —   | 2.00   | _   | 2.00   | _   | 2.00   | _   | ns   |
| B43 | AS negation to memory controller signals negation (MAX = TBD)                       | —      | TBD | _      | TBD | _      | TBD | _      | TBD | ns   |

<sup>1</sup> For part speeds above 50 MHz, use 9.80 ns for B11a.

<sup>2</sup> The timing required for BR input is relevant when the MPC875/MPC870 is selected to work with the internal bus arbiter. The timing for BG input is relevant when the MPC875/MPC870 is selected to work with the external bus arbiter.

<sup>3</sup> For part speeds above 50 MHz, use 2 ns for B17.

<sup>4</sup> The D(0:31) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.

<sup>5</sup> For part speeds above 50 MHz, use 2 ns for B19.

<sup>6</sup> The D(0:31) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the user-programmable machine (UPM) in the memory controller, for data beats where DLT3 = 1 in the RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)

<sup>7</sup> This formula applies to bus operation up to 50 MHz.

<sup>8</sup> The timing B30 refers to  $\overline{CS}$  when ACS = 00 and to  $\overline{WE}(0:3)$  when CSNT = 0.

<sup>9</sup> The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 20.

<sup>10</sup> The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 23.





Figure 9 provides the timing for the synchronous input signals.



Figure 10 provides normal case timing for input data. It also applies to normal read accesses under the control of the user-programmable machine (UPM) in the memory controller.



Figure 10. Input Data Timing in Normal Case









Figure 14. External Bus Read Timing (GPCM Controlled—TRLX = 0, ACS = 11)

### MPC875/MPC870 PowerQUICC<sup>™</sup> Hardware Specifications, Rev. 4





Figure 15. External Bus Read Timing (GPCM Controlled—TRLX = 1, ACS = 10, ACS = 11)







Figure 18. External Bus Write Timing (GPCM Controlled—TRLX = 1, CSNT = 1)





Figure 27 provides the PCMCIA access cycle timing for the external bus read.

Figure 27. PCMCIA Access Cycles Timing External Bus Read



Table 14 shows the debug port timing for the MPC875/MPC870.

Table 14. Debug Port Timing

| Num | Characteristic              | All Frequ                 | Unit  |      |
|-----|-----------------------------|---------------------------|-------|------|
| Num | Cildiacteristic             | Min                       | Мах   | Unit |
| D61 | DSCK cycle time             | 3 × T <sub>CLOCKOUT</sub> |       | —    |
| D62 | DSCK clock pulse width      | $1.25 	imes T_{CLOCKOUT}$ |       | —    |
| D63 | DSCK rise and fall times    | 0.00                      | 3.00  | ns   |
| D64 | DSDI input data setup time  | 8.00                      |       | ns   |
| D65 | DSDI data hold time         | 5.00                      |       | ns   |
| D66 | DSCK low to DSDO data valid | 0.00                      | 15.00 | ns   |
| D67 | DSCK low to DSDO invalid    | 0.00                      | 2.00  | ns   |

Figure 32 provides the input timing for the debug port clock.



Figure 32. Debug Port Clock Input Timing

Figure 33 provides the timing for the debug port.



Figure 33. Debug Port Timings







Figure 55. HDLC Bus Timing Diagram

## **13.7 Ethernet Electrical Specifications**

Table 24 provides the Ethernet timings as shown in Figure 56 through Figure 58.

## Table 24. Ethernet Timing

| Num | Characteristic                                                  | All Frequencies |     | Unit   |
|-----|-----------------------------------------------------------------|-----------------|-----|--------|
|     |                                                                 | Min             | Мах | – Unit |
| 120 | CLSN width high                                                 | 40              |     | ns     |
| 121 | RCLK3 rise/fall time                                            | —               | 15  | ns     |
| 122 | RCLK3 width low                                                 | 40              | —   | ns     |
| 123 | RCLK3 clock period <sup>1</sup>                                 | 80              | 120 | ns     |
| 124 | RXD3 setup time                                                 | 20              | —   | ns     |
| 125 | RXD3 hold time                                                  | 5               | —   | ns     |
| 126 | RENA active delay (from RCLK3 rising edge of the last data bit) | 10              | —   | ns     |
| 127 | RENA width low                                                  | 100             | —   | ns     |
| 128 | TCLK3 rise/fall time                                            | —               | 15  | ns     |
| 129 | TCLK3 width low                                                 | 40              | —   | ns     |
| 130 | TCLK3 clock period <sup>1</sup>                                 | 99              | 101 | ns     |
| 131 | TXD3 active delay (from TCLK3 rising edge)                      | —               | 50  | ns     |
| 132 | TXD3 inactive delay (from TCLK3 rising edge)                    | 6.5             | 50  | ns     |
| 133 | TENA active delay (from TCLK3 rising edge)                      | 10              | 50  | ns     |
| 134 | TENA inactive delay (from TCLK3 rising edge)                    | 10              | 50  | ns     |

### MPC875/MPC870 PowerQUICC™ Hardware Specifications, Rev. 4



**CPM Electrical Characteristics** 

| Num | Characteristic                           | All Frequencies |     | Unit |
|-----|------------------------------------------|-----------------|-----|------|
|     |                                          | Min             | Max | onic |
| 138 | CLKO1 low to SDACK asserted <sup>2</sup> | _               | 20  | ns   |
| 139 | CLKO1 low to SDACK negated <sup>2</sup>  | _               | 20  | ns   |

### Table 24. Ethernet Timing (continued)

<sup>1</sup> The ratios SYNCCLK/RCLK3 and SYNCCLK/TCLK3 must be greater than or equal to 2/1.

<sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame DA into memory.



Figure 56. Ethernet Collision Timing Diagram



Figure 57. Ethernet Receive Timing Diagram



## **16.1 Pin Assignments**

Figure 69 shows the JEDEC pinout of the PBGA package as viewed from the top surface. For additional information, see the *MPC885 PowerQUICC Family User's Manual*.

## NOTE

The pin numbering starts with B2 in order to conform to the JEDEC standard for 23-mm body size using a  $16 \times 16$  array.

2 7 8 9 10 11 12 13 14 3 4 5 6 15 16 17 O O O O EXTCLK MODCK1  $\bigcup_{\mathsf{ALEA}}$  $\bigcirc$ CS3 O N/C в Ο O OP0  $O_{\overline{CS5}}$ MODCK2  $\bigcirc_{\overline{BB}}$  $\bigcup_{\overline{TS}}$  $\bigcup_{TA}$  $O_{CS2}$ С  $\bigcirc$  $\cap$ О  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ CE1A RSTCONF SRESET BADDR29 OP1 ALEB IRQ2 BDIP GPLAB3 GPLA0 IPA7 D  $\bigcirc$  $\bigcirc$ Ο IPA2 WAITA PORESET XTAL EXTAL BADDR30 IPB1 BG GPLA4 GPLA5  $\overline{\mathsf{WR}}$ CE2A CS7 WE2 WE1 IPA4 Е Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$ О Ο Ο Ο Ο Ο HRESET BADDR28 IRQ4 CS1 GPLB4 CS4 GPLAB2 BSA1 BSA2 **IRQ3 WEO** D31 IPA5 IPA3 VSSSYN VDDSYN F Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $O_{CS6}$ Ο Ο O  $\bigcirc$ O Ο  $\bigcirc$  $\bigcirc$ O Ο Ο BSAO BSA3 D30 IPA6 IPA1 VSSSYN VDDL VDDL OE TSIZ0 A31 D29 G Ο Ο Ο  $\bigcirc$ Ο  $\bigcirc$ O VDDH  $\bigcirc$  $\bigcirc$ O VDDH  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$ Ο Ο D28 CLKOUT IPA0 WE3 TSI71 A22 D7 D26 A26 A18 н Ο Ο Ο Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο  $\bigcirc$ Ο  $\bigcirc$ Ο Ο D22 D6 D24 D25 VDDL VDDH GND VDDH VDDL A28 A30 A25 A24 O D20 O D21 () A20 O A29 J Ο  $\bigcirc$  $\bigcirc$ Ο Ο  $\bigcirc$  $\bigcirc$ O A23 O A21 Ο Ο  $\bigcirc$ D19 D18 GND Κ Ο Ο Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο Ο Ο 0 Ο Ο  $\bigcirc$  $\bigcirc$ D15 D16 D14 VDDL GND VDDL D5 A14 A19 A27 A17 O D2 () A12 L  $\bigcirc$ Ο 0  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο D27 DO A15 A10 A16 D3 O VDDH () A8 Μ  $\bigcirc$ Ο Ο Ο 0  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ 0  $\bigcirc$  $\bigcirc$ Ο A11 **IRQ0** MII\_MDIO A2 A13 D11 D9 D12 PE18 0 0  $\bigcirc$ 0  $\bigcirc$  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$ 0 Ν  $\bigcirc$ 0 Ο  $\bigcirc$ Ο  $\bigcirc$ D13 IRQ7 PA2 VDDL VDDL PB26 PB27 A1 A6 A7 D10 D1 A9  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο  $\bigcirc$ Р Ο  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$ PE14 PE31 D23 D17 PE22 PA0 PA4 PC6 PA6 PC11 TDO PA15 A3 Α5 R О O Ο Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ O PB28 O PC15  $\bigcirc_{A0}$  $\bigcirc$ PE19 PE28 PE30 PA11 MII\_COL PA7 PA10 тск PB29 PE25 PA3 D4 D8  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ т  $\bigcirc$ Ο  $\bigcirc$ PD8 PB31 PE27 PE17 PE21 PC7 PB19 PC12 N/C PB30 PE26 PA1 PE15 PB24 TDI TMS U O PE20 O PE23 MII-TX-EN PE16 O PE29 O PE24 O PC13 O MII-CRS O PC10 O PB23 O PB25 O PA14 O N/C

**NOTE:** This is the top view of the device.

Figure 69. Pinout of the PBGA Package—JEDEC Standard



| Name                                              | Pin Number | Туре                                                      |
|---------------------------------------------------|------------|-----------------------------------------------------------|
| IP_A6                                             | F4         | Input (3.3 V only)                                        |
| IP_A7                                             | C2         | Input (3.3 V only)                                        |
| ALE_B, DSCK                                       | C8         | Bidirectional<br>Three-state (3.3 V only)                 |
| IP_B[0:1], IWP[0:1],<br>VFLS[0:1]                 | B8, D9     | Bidirectional (3.3 V only)                                |
| OP0                                               | B6         | Bidirectional (3.3 V only)                                |
| OP1                                               | C6         | Output                                                    |
| OP2, MODCK1, STS                                  | B5         | Bidirectional (3.3 V only)                                |
| OP3, MODCK2, DSDO                                 | B2         | Bidirectional (3.3 V only)                                |
| BADDR[28:29]                                      | E8, C5     | Output                                                    |
| BADDR30, REG                                      | D8         | Output                                                    |
| ĀS                                                | C7         | Input (3.3 V only)                                        |
| PA15, USBRXD                                      | P14        | Bidirectional                                             |
| PA14, USBOE                                       | U16        | Bidirectional<br>(Optional: open-drain)                   |
| PA11, RXD4, MII1-TXD0,<br>RMII1-TXD0              | R9         | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) |
| PA10, MII1-TXERR, TIN4,<br>CLK7                   | R12        | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) |
| PA7, CLK1, BRGO1, TIN1                            | R11        | Bidirectional                                             |
| PA6, CLK2, TOUT1                                  | P11        | Bidirectional                                             |
| PA4, CTS4, MII1-TXD1,<br>RMII-TXD1                | P7         | Bidirectional                                             |
| PA3, MII1-RXER,<br>RMII1-RXER, BRGO3              | R5         | Bidirectional<br>(5-V tolerant)                           |
| PA2, MII1-RXDV,<br>RMII1-CRS_DV, TXD4             | N6         | Bidirectional<br>(5-V tolerant)                           |
| PA1, MII1-RXD0,<br>RMII1-RXD0, BRGO4              | Τ4         | Bidirectional<br>(5-V tolerant)                           |
| PA0, MII1-RXD1,<br>RMII1-RXD1, TOUT4              | P6         | Bidirectional<br>(5-V tolerant)                           |
| PB31, <u>SPISEL</u> , MII1-TXCLK,<br>RMII1-REFCLK | Т5         | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) |

## Table 36. Pin Assignments—JEDEC Standard (continued)



**Document Revision History** 

## THIS PAGE INTENTIONALLY LEFT BLANK

### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. IEEE 802.3, 802.11i, and 1149.1 are trademarks or registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2003-2007. All rights reserved.

Document Number: MPC875EC Rev. 4 08/2007



