# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                            |
|---------------------------------|---------------------------------------------------------------------|
| Core Processor                  | MPC8xx                                                              |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                      |
| Speed                           | 66MHz                                                               |
| Co-Processors/DSP               | Communications; CPM, Security; SEC                                  |
| RAM Controllers                 | DRAM                                                                |
| Graphics Acceleration           | No                                                                  |
| Display & Interface Controllers | -                                                                   |
| Ethernet                        | 10Mbps (1), 10/100Mbps (2)                                          |
| SATA                            | -                                                                   |
| USB                             | USB 2.0 (1)                                                         |
| Voltage - I/O                   | 3.3V                                                                |
| Operating Temperature           | -40°C ~ 100°C (TA)                                                  |
| Security Features               | Cryptography                                                        |
| Package / Case                  | 256-BBGA                                                            |
| Supplier Device Package         | 256-PBGA (23x23)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc875cvr66 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1 Overview

The MPC875/MPC870 is a versatile single-chip integrated microprocessor and peripheral combination that can be used in a variety of controller applications and communications and networking systems. The MPC875/MPC870 provides enhanced ATM functionality over that of other ATM-enabled members of the MPC860 family.

Table 1 shows the functionality supported by the MPC875/MPC870.

| Port   | Cache ( | Kbytes) | Ethe    | ernet  |     | SMC | USB | Security<br>Engine |
|--------|---------|---------|---------|--------|-----|-----|-----|--------------------|
| Tart   | I Cache | D Cache | 10BaseT | 10/100 | 000 |     |     |                    |
| MPC875 | 8       | 8       | 1       | 2      | 1   | 1   | 1   | Yes                |
| MPC870 | 8       | 8       | —       | 2      |     | 1   | 1   | No                 |

Table 1. MPC875/MPC870 Devices

## 2 Features

The MPC875/MPC870 is comprised of three modules that each use the 32-bit internal bus: a MPC8xx core, a system integration unit (SIU), and a communications processor module (CPM).

The following list summarizes the key MPC875/MPC870 features:

- Embedded MPC8xx core up to 133 MHz
- Maximum frequency operation of the external bus is 80 MHz (in 1:1 mode)
  - The 133-MHz core frequency supports 2:1 mode only
  - The 66-/80-MHz core frequencies support both the 1:1 and 2:1 modes
- Single-issue, 32-bit core (compatible with the Power Architecture definition) with thirty-two 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch and without conditional execution
  - 8-Kbyte data cache and 8-Kbyte instruction cache (see Table 1)
    - Instruction cache is two-way, set-associative with 256 sets in 2 blocks
    - Data cache is two-way, set-associative with 256 sets
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis
  - MMUs with 32-entry TLB, fully associative instruction and data TLBs
  - MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups
  - Advanced on-chip emulation debug mode
- Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)



Features

- ECB, CBC, and counter modes
- 128-, 192-, and 256-bit key lengths
- Message digest execution unit (MDEU)
  - SHA with 160- or 256-bit message digest
  - MD5 with 128-bit message digest
  - HMAC with either algorithm
- Master/slave logic, with DMA
  - 32-bit address/32-bit data
  - Operation at MPC8xx bus frequency
- Crypto-channel supporting multi-command descriptors
  - Integrated controller managing crypto-execution units
  - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
- Interrupts
  - Six external interrupt request (IRQ) lines
  - Twelve port pins with interrupt capability
  - Twenty-three internal interrupt sources
  - Programmable priority between SCCs
  - Programmable highest priority request
- Communications processor module (CPM)
  - RISC controller
  - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT)
  - Supports continuous mode transmission and reception on all serial channels
  - 8-Kbytes of dual-port RAM
  - Several serial DMA (SDMA) channels to support the CPM
  - Three parallel I/O registers with open-drain capability
- On-chip  $16 \times 16$  multiply accumulate controller (MAC)
  - One operation per clock (two-clock latency, one-clock blockage)
  - MAC operates concurrently with other instructions
  - FIR loop—Four clocks per four multiplies
- Four baud-rate generators
  - Independent (can be connected to SCC or SMC)
  - Allows changes during operation
  - Autobaud support option
- SCC (serial communication controller)
  - Ethernet/IEEE 802.3® standard, supporting full 10-Mbps operation
  - HDLC/SDLC



Features

- The MPC875 has a time-slot assigner (TSA) that supports one TDM bus (TDMb)
  - Allows SCC and SMC to run in multiplexed and/or non-multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user-defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame synchronization, and clocking
  - Allows dynamic changes
  - Can be internally connected to two serial channels (one SCC and one SMC)
- PCMCIA interface
  - Master (socket) interface, release 2.1-compliant
  - Supports one independent PCMCIA socket on the MPC875/MPC870
  - Eight memory or I/O windows supported
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two
    operate on data
  - Supports conditions: =  $\neq$  < >
  - Each watchpoint can generate a break point internally
- Normal high and normal low power modes to conserve power
- 1.8-V core and 3.3-V I/O operation with 5-V TTL compatibility
- The MPC875/MPC870 comes in a 256-pin ball grid array (PBGA) package



Power Supply and Power Sequencing

## 7.5 Experimental Determination

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $\Psi_{JT}$  = thermal characterization parameter

 $T_T$  = thermocouple temperature on top of package

 $P_D$  = power dissipation in package

The thermal characterization parameter is measured per the JESD51-2 specification published by JEDEC using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire.

### 7.6 References

| Semiconductor Equipment and Materials International | (415) 964-5111       |
|-----------------------------------------------------|----------------------|
| 805 East Middlefield Rd                             |                      |
| Mountain View, CA 94043                             |                      |
| MIL-SPEC and EIA/JESD (JEDEC) specifications        | 800-854-7179 or      |
| (Available from Global Engineering Documents)       | 303-397-7956         |
| JEDEC Specifications                                | http://www.jedec.org |

- 1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47–54.
- 2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212–220.

## 8 Power Supply and Power Sequencing

This section provides design considerations for the MPC875/MPC870 power supply. The MPC875/MPC870 has a core voltage ( $V_{DDL}$ ) and PLL voltage ( $V_{DDSYN}$ ), which both operate at a lower voltage than the I/O voltage ( $V_{DDH}$ ). The I/O section of the MPC875/MPC870 is supplied with 3.3 V across  $V_{DDH}$  and  $V_{SS}$  (GND).

The signals PA[0:3], PA[8:11], PB15, PB[24:25], PB[28:31], PC[4:7], PC[12:13], PC15, PD[3:15], TDI, TDO, TCK, TRST, TMS, MII\_TXEN, and MII\_MDIO are 5 V tolerant. No input can be more than 2.5 V greater than V<sub>DDH</sub>. In addition, 5-V tolerant pins cannot exceed 5.5 V, and remaining input pins cannot exceed 3.465 V. This restriction applies to power up, power down, and normal operation.

NP

One consequence of multiple power supplies is that when power is initially applied, the voltage rails ramp up at different rates. The rates depend on the nature of the power supply, the type of load on each power supply, and the manner in which different voltages are derived. The following restrictions apply:

- +  $V_{DDL}$  must not exceed  $V_{DDH}$  during power up and power down
- +  $V_{DDL}$  must not exceed 1.9 V, and  $V_{DDH}$  must not exceed 3.465 V

These cautions are necessary for the long-term reliability of the part. If they are violated, the electrostatic discharge (ESD) protection diodes are forward-biased, and excessive current can flow through these diodes. If the system power supply design does not control the voltage sequencing, the circuit shown in Figure 4 can be added to meet these requirements. The MUR420 Schottky diodes control the maximum potential difference between the external bus and core power supplies on power up, and the 1N5820 diodes regulate the maximum potential difference on power down.



Figure 4. Example Voltage Sequencing Circuit

# 9 Mandatory Reset Configurations

The MPC875/MPC870 requires a mandatory configuration during reset.

If hardware reset configuration word (HRCW) is enabled, the HRCW[DBGC] value needs to be set to binary X1 in the HRCW and the SIUMCR[DBGC] should be programmed with the same value in the boot code after reset. This can be done by asserting the RSTCONF during HRESET assertion.

If HRCW is disabled, the SIUMCR[DBGC] should be programmed with binary X1 in the boot code after reset by negating the  $\overline{\text{RSTCONF}}$  during the  $\overline{\text{HRESET}}$  assertion.

The MBMR[GPLB4DIS], PAPAR, PADIR, PBPAR, PBDIR, PCPAR, and PCDIR need to be configured with the mandatory values in Table 7 in the boot code after the reset is negated.

| Register/Configuration                     | Field                      | Value<br>(Binary) |
|--------------------------------------------|----------------------------|-------------------|
| HRCW (Hardware reset configuration word)   | HRCW[DBGC]                 | X1                |
| SIUMCR (SIU module configuration register) | SIUMCR[DBGC]               | X1                |
| MBMR (Machine B mode register)             | MBMR[GPLB4DIS}             | 0                 |
| PAPAR (Port A pin assignment register)     | PAPAR[5:9]<br>PAPAR[12:13] | 0                 |

#### Table 7. Mandatory Reset Configuration of MPC875/MPC870



**Bus Signal Timing** 

|      | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 33 MHz |       | 40 MHz |       | 66 MHz |       | 80 MHz |       | 11   |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|--------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Min    | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| B25  | CLKOUT rising edge to $\overline{OE}$ ,<br>WE(0:3)/BS_B[0:3] asserted<br>(MAX = 0.00 × B1 + 9.00)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |        | 9.00  |        | 9.00  |        | 9.00  | _      | 9.00  | ns   |
| B26  | CLKOUT rising edge to $\overline{OE}$ negated<br>(MAX = 0.00 × B1 + 9.00)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2.00   | 9.00  | 2.00   | 9.00  | 2.00   | 9.00  | 2.00   | 9.00  | ns   |
| B27  | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted<br>GPCM ACS = 10, TRLX = 1<br>(MIN = 1.25 × B1 - 2.00)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 35.90  | _     | 29.30  | _     | 16.90  | —     | 13.60  | —     | ns   |
| B27a | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted<br>GPCM ACS = 11, TRLX = 1<br>(MIN = 1.50 × B1 – 2.00)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 43.50  | _     | 35.50  | _     | 20.70  | —     | 16.75  | —     | ns   |
| B28  | CLKOUT rising edge to $\overline{WE}(0:3)/BS_B[0:3]$<br>negated GPCM write access CSNT = 0<br>(MAX = 0.00 × B1 + 9.00)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | —      | 9.00  | —      | 9.00  | —      | 9.00  | —      | 9.00  | ns   |
| B28a | CLKOUT falling edge to $\overline{WE}(0:3)/BS_B[0:3]$<br>negated GPCM write access TRLX = 0,<br>CSNT = 1, EBDF = 0<br>(MAX = 0.25 × B1 + 6.80)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 7.60   | 14.30 | 6.30   | 13.00 | 3.80   | 10.50 | 3.13   | 9.93  | ns   |
| B28b | CLKOUT falling edge to $\overline{CS}$ negated GPCM<br>write access TRLX = 0, CSNT = 1 ACS = 10 or<br>ACS = 11, EBDF = 0<br>(MAX = 0.25 × B1 + 6.80)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | _      | 14.30 | _      | 13.00 | _      | 10.50 | _      | 9.93  | ns   |
| B28c | CLKOUT falling edge to $\overline{WE}(0:3)/BS\_B[0:3]$<br>negated GPCM write access TRLX = 0,<br>CSNT = 1 write access TRLX = 0, CSNT = 1,<br>EBDF = 1 (MAX = 0.375 × B1 + 6.6)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 10.90  | 18.00 | 10.90  | 18.00 | 5.20   | 12.30 | 4.69   | 11.29 | ns   |
| B28d | CLKOUT falling edge to $\overline{CS}$ negated GPCM<br>write access TRLX = 0, CSNT = 1, ACS = 10<br>or ACS = 11, EBDF = 1<br>(MAX = 0.375 × B1 + 6.6)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _      | 18.00 | _      | 18.00 | _      | 12.30 | _      | 11.30 | ns   |
| B29  | $eq:weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_$ | 5.60   | _     | 4.30   | _     | 1.80   | —     | 1.13   | —     | ns   |
| B29a | $eq:weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_$ | 13.20  | _     | 10.50  | _     | 5.60   | _     | 4.25   | _     | ns   |
| B29b | $\overline{CS}$ negated to D(0:31) High-Z GPCM write<br>access, ACS = 00, TRLX = 0 and CSNT = 0<br>(MIN = 0.25 × B1 - 2.00)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 5.60   | _     | 4.30   | _     | 1.80   | _     | 1.13   | _     | ns   |
| B29c | $\overline{CS}$ negated to D(0:31) High-Z GPCM write<br>access, TRLX = 0, CSNT = 1, ACS = 10 or<br>ACS = 11, EBDF = 0 (MIN = 0.50 × B1 - 2.00)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 13.20  | _     | 10.50  | _     | 5.60   | _     | 4.25   | _     | ns   |

### Table 10. Bus Operation Timings (continued)



**Bus Signal Timing** 

| Num | Characteristic                                                                      | 33 MHz |     | 40 MHz |     | 66 MHz |     | 80 MHz |     | Unit |
|-----|-------------------------------------------------------------------------------------|--------|-----|--------|-----|--------|-----|--------|-----|------|
|     |                                                                                     | Min    | Max | Min    | Max | Min    | Max | Min    | Max | onit |
| B42 | CLKOUT rising edge to $\overline{TS}$ valid (hold time)<br>(MIN = 0.00 × B1 + 2.00) | 2.00   | —   | 2.00   | —   | 2.00   | _   | 2.00   | _   | ns   |
| B43 | AS negation to memory controller signals negation (MAX = TBD)                       | —      | TBD | —      | TBD | _      | TBD | _      | TBD | ns   |

<sup>1</sup> For part speeds above 50 MHz, use 9.80 ns for B11a.

<sup>2</sup> The timing required for BR input is relevant when the MPC875/MPC870 is selected to work with the internal bus arbiter. The timing for BG input is relevant when the MPC875/MPC870 is selected to work with the external bus arbiter.

<sup>3</sup> For part speeds above 50 MHz, use 2 ns for B17.

<sup>4</sup> The D(0:31) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.

<sup>5</sup> For part speeds above 50 MHz, use 2 ns for B19.

<sup>6</sup> The D(0:31) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the user-programmable machine (UPM) in the memory controller, for data beats where DLT3 = 1 in the RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)

<sup>7</sup> This formula applies to bus operation up to 50 MHz.

<sup>8</sup> The timing B30 refers to  $\overline{CS}$  when ACS = 00 and to  $\overline{WE}(0:3)$  when CSNT = 0.

<sup>9</sup> The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 20.

<sup>10</sup> The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 23.



**Bus Signal Timing** 



Figure 17. External Bus Write Timing (GPCM Controlled—TRLX = 0, CSNT = 1)



Table 13 shows the PCMCIA port timing for the MPC875/MPC870.

#### 33 MHz 40 MHz 66 MHz 80 MHz Num Characteristic Unit Min Max Min Max Min Max Min Max CLKOUT to OPx valid 19.00 19.00 19.00 19.00 \_\_\_\_ \_\_\_\_ \_\_\_\_ ns P57 $(MAX = 0.00 \times B1 + 19.00)$ HRESET negated to OPx drive<sup>1</sup> 25.70 21.70 14.40 12.40 ns \_\_\_\_ \_\_\_\_ \_\_\_\_ \_\_\_\_ P58 $(MIN = 0.75 \times B1 + 3.00)$ IP\_Xx valid to CLKOUT rising edge 5.00 5.00 5.00 5.00 \_\_\_\_ \_\_\_\_ ns P59 $(MIN = 0.00 \times B1 + 5.00)$ CLKOUT rising edge to IP\_Xx invalid 1.00 1.00 1.00 1.00 ns \_\_\_\_ P60 $(MIN = 0.00 \times B1 + 1.00)$

#### Table 13. PCMCIA Port Timing

OP2 and OP3 only.

### Figure 30 provides the PCMCIA output port timing for the MPC875/MPC870.



#### Figure 30. PCMCIA Output Port Timing

Figure 31 provides the PCMCIA input port timing for the MPC875/MPC870.



Figure 31. PCMCIA Input Port Timing



**CPM Electrical Characteristics** 



Figure 45. SDACK Timing Diagram—Peripheral Read, Internally-Generated TA



**CPM Electrical Characteristics** 

| Num | Characteristic                                                           | All Fre | Unit  |        |
|-----|--------------------------------------------------------------------------|---------|-------|--------|
|     | Characteristic                                                           | Min     | Мах   | Unit   |
| 83a | L1RCLKB, L1TCLKB width high (DSC = $1$ ) <sup>3</sup>                    | P + 10  | _     | ns     |
| 84  | L1CLKB edge to L1CLKOB valid (DSC = 1)                                   | —       | 30.00 | ns     |
| 85  | L1RQB valid before falling edge of L1TSYNCB <sup>4</sup>                 | 1.00    | —     | L1TCLK |
| 86  | L1GRB setup time <sup>2</sup>                                            | 42.00   | —     | ns     |
| 87  | L1GRB hold time                                                          | 42.00   | _     | ns     |
| 88  | L1CLKB edge to L1SYNCB valid (FSD = 00) CNT = 0000, BYT = 0,<br>DSC = 0) | _       | 0.00  | ns     |

Table 21. SI Timing (continued)

<sup>1</sup> The ratio SYNCCLK/L1RCLKB must be greater than 2.5/1.

<sup>2</sup> These specs are valid for IDL mode only.

<sup>3</sup> Where P = 1/CLKOUT. Thus, for a 25-MHz CLKO1 rate, P = 40 ns.

<sup>4</sup> These strobes and TxD on the first bit of the frame become valid after the L1CLKB edge or L1SYNCB, whichever comes later.





#### SCC in NMSI Mode Electrical Specifications 13.6

Table 22 provides the NMSI external clock timing.

| Table 22. NMSI Externa | Clock Timing |
|------------------------|--------------|
|------------------------|--------------|

| Num | Characteristic                                       | All Freque    | Unit  |      |
|-----|------------------------------------------------------|---------------|-------|------|
| Num | Characteristic                                       | Min           | Мах   | Onic |
| 100 | RCLK3 and TCLK3 width high <sup>1</sup>              | 1/SYNCCLK     | _     | ns   |
| 101 | RCLK3 and TCLK3 width low                            | 1/SYNCCLK + 5 | _     | ns   |
| 102 | RCLK3 and TCLK3 rise/fall time                       | —             | 15.00 | ns   |
| 103 | TXD3 active delay (from TCLK3 falling edge)          | 0.00          | 50.00 | ns   |
| 104 | RTS3 active/inactive delay (from TCLK3 falling edge) | 0.00          | 50.00 | ns   |
| 105 | CTS3 setup time to TCLK3 rising edge                 | 5.00          | _     | ns   |
| 106 | RXD3 setup time to RCLK3 rising edge                 | 5.00          | _     | ns   |
| 107 | RXD3 hold time from RCLK3 rising edge <sup>2</sup>   | 5.00          | _     | ns   |
| 108 | CD3 setup time to RCLK3 rising edge                  | 5.00          | —     | ns   |

<sup>1</sup> The ratios SYNCCLK/RCLK3 and SYNCCLK/TCLK3 must be greater than or equal to 2.25/1.
 <sup>2</sup> Also applies to CD and CTS hold time when they are used as external SYNC signals.

#### Table 23 provides the NMSI internal clock timing.

### Table 23. NMSI Internal Clock Timing

| Num | Characteristic                                       | All Fre | Unit      |      |
|-----|------------------------------------------------------|---------|-----------|------|
| Num | Cildiacteristic                                      | Min     | Мах       | Unit |
| 100 | RCLK3 and TCLK3 frequency <sup>1</sup>               | 0.00    | SYNCCLK/3 | MHz  |
| 102 | RCLK3 and TCLK3 rise/fall time                       | _       | _         | ns   |
| 103 | TXD3 active delay (from TCLK3 falling edge)          | 0.00    | 30.00     | ns   |
| 104 | RTS3 active/inactive delay (from TCLK3 falling edge) | 0.00    | 30.00     | ns   |
| 105 | CTS3 setup time to TCLK3 rising edge                 | 40.00   | —         | ns   |
| 106 | RXD3 setup time to RCLK3 rising edge                 | 40.00   | —         | ns   |
| 107 | RXD3 hold time from RCLK3 rising edge <sup>2</sup>   | 0.00    | —         | ns   |
| 108 | CD3 setup time to RCLK3 rising edge                  | 40.00   | —         | ns   |

The ratios SYNCCLK/RCLK3 and SYNCCLK/TCLK3 must be greater or equal to 3/1.
 Also applies to CD and CTS hold time when they are used as external SYNC signals.







2. If RENA is negated before TENA or RENA is not asserted at all during transmit, then the CSL bit is set in the buffer descriptor at the end of the frame transmission.

#### Figure 58. Ethernet Transmit Timing Diagram

### **13.8 SMC Transparent AC Electrical Specifications**

Table 25 provides the SMC transparent timings as shown in Figure 59.

| Num  | Characteristic                               | All Frequencies |     | Unit |
|------|----------------------------------------------|-----------------|-----|------|
|      |                                              | Min             | Мах |      |
| 150  | SMCLK clock period <sup>1</sup>              | 100             | —   | ns   |
| 151  | SMCLK width low                              | 50              | —   | ns   |
| 151A | SMCLK width high                             | 50              | —   | ns   |
| 152  | SMCLK rise/fall time                         | _               | 15  | ns   |
| 153  | SMTXD active delay (from SMCLK falling edge) | 10              | 50  | ns   |
| 154  | SMRXD/SMSYNC setup time                      | 20              | —   | ns   |
| 155  | RXD1/SMSYNC hold time                        | 5               | _   | ns   |

<sup>1</sup> SYNCCLK must be at least twice as fast as SMCLK.



#### **FEC Electrical Characteristics**

Figure 68 shows the MII serial management channel timing diagram.



Figure 68. MII Serial Management Channel Timing Diagram



## **16.1 Pin Assignments**

Figure 69 shows the JEDEC pinout of the PBGA package as viewed from the top surface. For additional information, see the *MPC885 PowerQUICC Family User's Manual*.

#### NOTE

The pin numbering starts with B2 in order to conform to the JEDEC standard for 23-mm body size using a  $16 \times 16$  array.

2 7 8 9 10 11 12 13 14 3 4 5 6 15 16 17 O O O O EXTCLK MODCK1  $\bigcup_{\mathsf{ALEA}}$  $\bigcirc$ CS3 O N/C в Ο O OP0  $O_{\overline{CS5}}$ MODCK2  $\bigcirc_{\overline{BB}}$  $\bigcup_{\overline{TS}}$  $\bigcup_{TA}$  $O_{CS2}$ С  $\bigcirc$  $\cap$ О  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ CE1A RSTCONF SRESET BADDR29 OP1 ALEB IRQ2 BDIP GPLAB3 GPLA0 IPA7 D  $\bigcirc$  $\bigcirc$ Ο IPA2 WAITA PORESET XTAL EXTAL BADDR30 IPB1 BG GPLA4 GPLA5  $\overline{\mathsf{WR}}$ CE2A CS7 WE2 WE1 IPA4 Е Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$ О Ο Ο Ο Ο Ο HRESET BADDR28 IRQ4 CS1 GPLB4 CS4 GPLAB2 BSA1 BSA2 **IRQ3 WEO** D31 IPA5 IPA3 VSSSYN VDDSYN F Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $O_{CS6}$ Ο Ο O  $\bigcirc$ O Ο  $\bigcirc$  $\bigcirc$ O Ο Ο BSAO BSA3 D30 IPA6 IPA1 VSSSYN VDDL VDDL OE TSIZ0 A31 D29 G Ο Ο Ο  $\bigcirc$ Ο  $\bigcirc$ O VDDH  $\bigcirc$  $\bigcirc$ O VDDH  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$ Ο Ο D28 CLKOUT IPA0 WE3 TSI71 A22 D7 D26 A26 A18 н Ο Ο Ο Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο  $\bigcirc$ Ο  $\bigcirc$ Ο Ο D22 D6 D24 D25 VDDL VDDH GND VDDH VDDL A28 A30 A25 A24 O D20 O D21 () A20 O A29 J Ο  $\bigcirc$  $\bigcirc$ Ο Ο  $\bigcirc$  $\bigcirc$ O A23 O A21 Ο Ο  $\bigcirc$ D19 D18 GND Κ Ο Ο Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο Ο Ο 0 Ο Ο  $\bigcirc$  $\bigcirc$ D15 D16 D14 VDDL GND VDDL D5 A14 A19 A27 A17 O D2 () A12 L  $\bigcirc$ Ο 0  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο D27 DO A15 A10 A16 D3 O VDDH () A8 Μ  $\bigcirc$ Ο Ο Ο 0  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ 0  $\bigcirc$  $\bigcirc$ Ο A11 **IRQ0** MII\_MDIO A2 A13 D11 D9 D12 PE18 0 0  $\bigcirc$ 0  $\bigcirc$  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$ 0 Ν  $\bigcirc$ 0 Ο  $\bigcirc$ Ο  $\bigcirc$ D13 IRQ7 PA2 VDDL VDDL PB26 PB27 A1 A6 A7 D10 D1 A9  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο  $\bigcirc$ Р Ο  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$ PE14 PE31 D23 D17 PE22 PA0 PA4 PC6 PA6 PC11 TDO PA15 A3 Α5 R О O Ο Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ O PB28 O PC15  $\bigcirc_{A0}$  $\bigcirc$ PE19 PE28 PE30 PA11 MII\_COL PA7 PA10 тск PB29 PE25 PA3 D4 D8  $\bigcirc$ Ο Ο  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ο  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ т  $\bigcirc$ Ο  $\bigcirc$ PD8 PB31 PE27 PE17 PE21 PC7 PB19 PC12 N/C PB30 PE26 PA1 PE15 PB24 TDI TMS U O PE20 O PE23 MII-TX-EN PE16 O PE29 O PE24 O PC13 O MII-CRS O PC10 O PB23 O PB25 O PA14 O N/C

**NOTE:** This is the top view of the device.

Figure 69. Pinout of the PBGA Package—JEDEC Standard



Table 36 contains a list of the MPC875/MPC870 input and output signals and shows multiplexing and pin assignments.

| Name                        | Pin Number                                                                                                                                                           | Туре                                         |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| A[0:31]                     | R16, N14, M14, P15, P17, P16, N15, N16, M15, N17, L14, M16,<br>L15, M17, K14, L16, L17, K17, G17, K15, J16, J15, G16, J14, H17,<br>H16, G15, K16, H14, J17, H15, F17 | Bidirectional<br>Three-state (3.3 V only)    |
| TSIZ0, REG                  | F16                                                                                                                                                                  | Bidirectional<br>Three-state (3.3 V only)    |
| TSIZ1                       | G14                                                                                                                                                                  | Bidirectional<br>Three-state (3.3 V only)    |
| RD/WR                       | D13                                                                                                                                                                  | Bidirectional<br>Three-state (3.3 V only)    |
| BURST                       | B9                                                                                                                                                                   | Bidirectional<br>Three-state (3.3 V only)    |
| BDIP, GPL_B5                | C13                                                                                                                                                                  | Output                                       |
| TS                          | C11                                                                                                                                                                  | Bidirectional<br>Active pull-up (3.3 V only) |
| TA                          | C12                                                                                                                                                                  | Bidirectional<br>Active pull-up (3.3 V only) |
| TEA                         | B12                                                                                                                                                                  | Open-drain                                   |
| BI                          | B13                                                                                                                                                                  | Bidirectional<br>Active pull-up (3.3 V only) |
| IRQ2, RSV                   | C9                                                                                                                                                                   | Bidirectional<br>Three-state (3.3 V only)    |
| ĪRQ4, KR, RETRY,<br>SPKROUT | E9                                                                                                                                                                   | Bidirectional<br>Three-state (3.3 V only)    |
| D[0:31]                     | L5, N3, L3, L2, R2, K2, H3, G2, R3, M3, N2, M2, M4, N4, K5, K3, K4, P3, J2, J3, J4, J5, H2, P2, H4, H5, G5, L4, G3, F2, F3, E2                                       | Bidirectional<br>Three-state (3.3 V only)    |
| CR, IRQ3                    | E10                                                                                                                                                                  | Input                                        |
| FRZ, IRQ6                   | B10                                                                                                                                                                  | Bidirectional<br>Three-state (3.3 V only)    |
| BR                          | B11                                                                                                                                                                  | Bidirectional (3.3 V only)                   |
| BG                          | D10                                                                                                                                                                  | Bidirectional (3.3 V only)                   |
| BB                          | C10                                                                                                                                                                  | Bidirectional<br>Active pull-up (3.3 V only) |
| IRQ0                        | M6                                                                                                                                                                   | Input (3.3 V only)                           |
| IRQ1                        | P5                                                                                                                                                                   | Input (3.3 V only)                           |
| IRQ7                        | N5                                                                                                                                                                   | Input (3.3 V only)                           |
| CS[0:5]                     | B14, E11, C14, B15, E13, B16                                                                                                                                         | Output                                       |

#### Table 36. Pin Assignments—JEDEC Standard



| Name                                                       | Pin Number         | Туре                       |
|------------------------------------------------------------|--------------------|----------------------------|
| CS6, CE1_B                                                 | F12                | Output                     |
| CS7, CE2_B                                                 | D15                | Output                     |
| WE0, BS_B0, IORD                                           | E15                | Output                     |
| WE1, BS_B1, IOWR                                           | D17                | Output                     |
| WE2, BS_B2, PCOE                                           | D16                | Output                     |
| WE3, BS_B3, PCWE                                           | G13                | Output                     |
| BS_A[0:3]                                                  | F14, E16, E17, F15 | Output                     |
| GPL_A0, GPL_B0                                             | C17                | Output                     |
| $\overline{OE}, \overline{GPL}A1, \overline{GPL}B1$        | F13                | Output                     |
| <u>GPL_A</u> [2:3], <u>GPL_B</u> [2:3],<br><u>CS</u> [2–3] | E14, C16           | Output                     |
| UPWAITA, GPL_A4                                            | D11                | Bidirectional (3.3 V only) |
| UPWAITB, GPL_B4                                            | E12                | Bidirectional              |
| GPL_A5                                                     | D12                | Output                     |
| PORESET                                                    | D5                 | Input (3.3 V only)         |
| RSTCONF                                                    | C3                 | Input (3.3 V only)         |
| HRESET                                                     | E7                 | Open-drain                 |
| SRESET                                                     | C4                 | Open-drain                 |
| XTAL                                                       | D6                 | Analog output              |
| EXTAL                                                      | D7                 | Analog input (3.3 V only)  |
| CLKOUT                                                     | G4                 | Output                     |
| EXTCLK                                                     | B4                 | Input (3.3 V only)         |
| TEXP                                                       | B3                 | Output                     |
| ALE_A                                                      | B7                 | Output                     |
| CE1_A                                                      | C15                | Output                     |
| CE2_A                                                      | D14                | Output                     |
| WAIT_A                                                     | D4                 | Input (3.3 V only)         |
| IP_A0                                                      | G6                 | Input (3.3 V only)         |
| IP_A1                                                      | F5                 | Input (3.3 V only)         |
| IP_A2, IOIS16_A                                            | D3                 | Input (3.3 V only)         |
| IP_A3                                                      | E4                 | Input (3.3 V only)         |
| IP_A4                                                      | D2                 | Input (3.3 V only)         |
| IP_A5                                                      | E3                 | Input (3.3 V only)         |

### Table 36. Pin Assignments—JEDEC Standard (continued)



| Name                                      | Pin Number | Туре                                                      |
|-------------------------------------------|------------|-----------------------------------------------------------|
| IP_A6                                     | F4         | Input (3.3 V only)                                        |
| IP_A7                                     | C2         | Input (3.3 V only)                                        |
| ALE_B, DSCK                               | C8         | Bidirectional<br>Three-state (3.3 V only)                 |
| IP_B[0:1], IWP[0:1],<br>VFLS[0:1]         | B8, D9     | Bidirectional (3.3 V only)                                |
| OP0                                       | B6         | Bidirectional (3.3 V only)                                |
| OP1                                       | C6         | Output                                                    |
| OP2, MODCK1, STS                          | B5         | Bidirectional (3.3 V only)                                |
| OP3, MODCK2, DSDO                         | B2         | Bidirectional (3.3 V only)                                |
| BADDR[28:29]                              | E8, C5     | Output                                                    |
| BADDR30, REG                              | D8         | Output                                                    |
| ĀS                                        | C7         | Input (3.3 V only)                                        |
| PA15, USBRXD                              | P14        | Bidirectional                                             |
| PA14, USBOE                               | U16        | Bidirectional<br>(Optional: open-drain)                   |
| PA11, RXD4, MII1-TXD0,<br>RMII1-TXD0      | R9         | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) |
| PA10, MII1-TXERR, TIN4,<br>CLK7           | R12        | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) |
| PA7, CLK1, BRGO1, TIN1                    | R11        | Bidirectional                                             |
| PA6, CLK2, TOUT1                          | P11        | Bidirectional                                             |
| PA4, CTS4, MII1-TXD1,<br>RMII-TXD1        | P7         | Bidirectional                                             |
| PA3, MII1-RXER,<br>RMII1-RXER, BRGO3      | R5         | Bidirectional<br>(5-V tolerant)                           |
| PA2, MII1-RXDV,<br>RMII1-CRS_DV, TXD4     | N6         | Bidirectional<br>(5-V tolerant)                           |
| PA1, MII1-RXD0,<br>RMII1-RXD0, BRGO4      | Τ4         | Bidirectional<br>(5-V tolerant)                           |
| PA0, MII1-RXD1,<br>RMII1-RXD1, TOUT4      | P6         | Bidirectional<br>(5-V tolerant)                           |
| PB31, SPISEL, MII1-TXCLK,<br>RMII1-REFCLK | Τ5         | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) |

### Table 36. Pin Assignments—JEDEC Standard (continued)



| Name                    | Pin Number                                                                               | Туре                            |
|-------------------------|------------------------------------------------------------------------------------------|---------------------------------|
| TDO, DSDO               | P13                                                                                      | Output<br>(5-V tolerant)        |
| MII1_CRS                | U10                                                                                      | Input                           |
| MII_MDIO                | M13                                                                                      | Bidirectional<br>(5-V tolerant) |
| MII1_TX_EN, RMII1_TX_EN | U5                                                                                       | Output<br>(5-V tolerant)        |
| MII1_COL                | R10                                                                                      | Input                           |
| V <sub>SSSYN</sub>      | E5                                                                                       | PLL analog GND                  |
| V <sub>SSSYN1</sub>     | F6                                                                                       | PLL analog GND                  |
| V <sub>DDSYN</sub>      | E6                                                                                       | PLL analog V <sub>DD</sub>      |
| GND                     | H8, H9, H10, H11, J8, J9, J10, J11, K8, K9, K10, K11, L8, L9, L10, L11, U15              | Power                           |
| V <sub>DDL</sub>        | F7, F8, F9, F10, F11, H6, H13, J6, J13, K6, K13, L6, L13, N7, N8, N9, N10, N11           | Power                           |
| V <sub>DDH</sub>        | G7, G8, G9, G10, G11, G12, H7, H12, J7, J12, K7, K12, L7, L12, M7, M8, M9, M10, M11, M12 | Power                           |
| N/C                     | B17, T16, U2, U17                                                                        | No connect                      |

### Table 36. Pin Assignments—JEDEC Standard (continued)



**Document Revision History** 

### THIS PAGE INTENTIONALLY LEFT BLANK