#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Details                         |                                                          |
|---------------------------------|----------------------------------------------------------|
| Product Status                  | Active                                                   |
| Core Processor                  | MPC8xx                                                   |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                           |
| Speed                           | 133MHz                                                   |
| Co-Processors/DSP               | Communications; CPM, Security; SEC                       |
| RAM Controllers                 | DRAM                                                     |
| Graphics Acceleration           | No                                                       |
| Display & Interface Controllers | -                                                        |
| Ethernet                        | 10Mbps (1), 10/100Mbps (2)                               |
| SATA                            | -                                                        |
| USB                             | USB 2.0 (1)                                              |
| Voltage - I/O                   | 3.3V                                                     |
| Operating Temperature           | 0°C ~ 95°C (TA)                                          |
| Security Features               | Cryptography                                             |
| Package / Case                  | 256-BBGA                                                 |
| Supplier Device Package         | 256-PBGA (23x23)                                         |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc875vr133 |
|                                 |                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1 Overview

The MPC875/MPC870 is a versatile single-chip integrated microprocessor and peripheral combination that can be used in a variety of controller applications and communications and networking systems. The MPC875/MPC870 provides enhanced ATM functionality over that of other ATM-enabled members of the MPC860 family.

Table 1 shows the functionality supported by the MPC875/MPC870.

| Part   | Cache ( | Kbytes) | Ethe    | ernet  | 500 | SMC | IISB | Security |  |
|--------|---------|---------|---------|--------|-----|-----|------|----------|--|
| Tart   | I Cache | D Cache | 10BaseT | 10/100 | 000 | OMC | 000  | Engine   |  |
| MPC875 | 8       | 8       | 1       | 2      | 1   | 1   | 1    | Yes      |  |
| MPC870 | 8       | 8       | —       | 2      |     | 1   | 1    | No       |  |

Table 1. MPC875/MPC870 Devices

# 2 Features

The MPC875/MPC870 is comprised of three modules that each use the 32-bit internal bus: a MPC8xx core, a system integration unit (SIU), and a communications processor module (CPM).

The following list summarizes the key MPC875/MPC870 features:

- Embedded MPC8xx core up to 133 MHz
- Maximum frequency operation of the external bus is 80 MHz (in 1:1 mode)
  - The 133-MHz core frequency supports 2:1 mode only
  - The 66-/80-MHz core frequencies support both the 1:1 and 2:1 modes
- Single-issue, 32-bit core (compatible with the Power Architecture definition) with thirty-two 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch and without conditional execution
  - 8-Kbyte data cache and 8-Kbyte instruction cache (see Table 1)
    - Instruction cache is two-way, set-associative with 256 sets in 2 blocks
    - Data cache is two-way, set-associative with 256 sets
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis
  - MMUs with 32-entry TLB, fully associative instruction and data TLBs
  - MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces and 16 protection groups
  - Advanced on-chip emulation debug mode
- Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)



- Thirty-two address lines
- Memory controller (eight banks)
  - Contains complete dynamic RAM (DRAM) controller
  - Each bank can be a chip select or  $\overline{RAS}$  to support a DRAM bank
  - Up to 30 wait states programmable per memory bank
  - Glueless interface to DRAM, SIMMS, SRAM, EPROMs, Flash EPROMs, and other memory devices
  - DRAM controller programmable to support most size and speed memory interfaces
  - Four  $\overline{CAS}$  lines, four  $\overline{WE}$  lines, and one  $\overline{OE}$  line
  - Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
  - Variable block sizes (32 Kbytes–256 Mbytes)
  - Selectable write protection
  - On-chip bus arbitration logic
- General-purpose timers
  - Four 16-bit timers or two 32-bit timers
  - Gate mode can enable/disable counting
  - Interrupt can be masked on reference match and event capture
- Two Fast Ethernet controllers (FEC)—Two 10/100 Mbps Ethernet/IEEE Std. 802.3® CDMA/CS that interface through MII and/or RMII interfaces
- System integration unit (SIU)
  - Bus monitor
  - Software watchdog
  - Periodic interrupt timer (PIT)
  - Clock synthesizer
  - Decrementer and time base
  - Reset controller
  - IEEE 1149.1<sup>™</sup> Std. test access port (JTAG)
- Security engine is optimized to handle all the algorithms associated with IPsec, SSL/TLS, SRTP, IEEE 802.11i® standard, and iSCSI processing. Available on the MPC875, the security engine contains a crypto-channel, a controller, and a set of crypto hardware accelerators (CHAs). The CHAs are:
  - Data encryption standard execution unit (DEU)
    - DES, 3DES
    - Two key (K1, K2, K1) or three key (K1, K2, K3)
    - ECB and CBC modes for both DES and 3DES
  - Advanced encryption standard unit (AESU)
    - Implements the Rijndael symmetric key cipher



Features

- ECB, CBC, and counter modes
- 128-, 192-, and 256-bit key lengths
- Message digest execution unit (MDEU)
  - SHA with 160- or 256-bit message digest
  - MD5 with 128-bit message digest
  - HMAC with either algorithm
- Master/slave logic, with DMA
  - 32-bit address/32-bit data
  - Operation at MPC8xx bus frequency
- Crypto-channel supporting multi-command descriptors
  - Integrated controller managing crypto-execution units
  - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
- Interrupts
  - Six external interrupt request (IRQ) lines
  - Twelve port pins with interrupt capability
  - Twenty-three internal interrupt sources
  - Programmable priority between SCCs
  - Programmable highest priority request
- Communications processor module (CPM)
  - RISC controller
  - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT)
  - Supports continuous mode transmission and reception on all serial channels
  - 8-Kbytes of dual-port RAM
  - Several serial DMA (SDMA) channels to support the CPM
  - Three parallel I/O registers with open-drain capability
- On-chip  $16 \times 16$  multiply accumulate controller (MAC)
  - One operation per clock (two-clock latency, one-clock blockage)
  - MAC operates concurrently with other instructions
  - FIR loop—Four clocks per four multiplies
- Four baud-rate generators
  - Independent (can be connected to SCC or SMC)
  - Allows changes during operation
  - Autobaud support option
- SCC (serial communication controller)
  - Ethernet/IEEE 802.3® standard, supporting full 10-Mbps operation
  - HDLC/SDLC





The MPC875 block diagram is shown in Figure 1.

Figure 1. MPC875 Block Diagram



Power Supply and Power Sequencing

# 7.5 Experimental Determination

To determine the junction temperature of the device in the application after prototypes are available, the thermal characterization parameter ( $\Psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $\Psi_{JT}$  = thermal characterization parameter

 $T_T$  = thermocouple temperature on top of package

 $P_D$  = power dissipation in package

The thermal characterization parameter is measured per the JESD51-2 specification published by JEDEC using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire.

# 7.6 References

| Semiconductor Equipment and Materials International | (415) 964-5111       |
|-----------------------------------------------------|----------------------|
| 805 East Middlefield Rd                             |                      |
| Mountain View, CA 94043                             |                      |
| MIL-SPEC and EIA/JESD (JEDEC) specifications        | 800-854-7179 or      |
| (Available from Global Engineering Documents)       | 303-397-7956         |
| JEDEC Specifications                                | http://www.jedec.org |

- 1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47–54.
- 2. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212–220.

# 8 Power Supply and Power Sequencing

This section provides design considerations for the MPC875/MPC870 power supply. The MPC875/MPC870 has a core voltage ( $V_{DDL}$ ) and PLL voltage ( $V_{DDSYN}$ ), which both operate at a lower voltage than the I/O voltage ( $V_{DDH}$ ). The I/O section of the MPC875/MPC870 is supplied with 3.3 V across  $V_{DDH}$  and  $V_{SS}$  (GND).

The signals PA[0:3], PA[8:11], PB15, PB[24:25], PB[28:31], PC[4:7], PC[12:13], PC15, PD[3:15], TDI, TDO, TCK, TRST, TMS, MII\_TXEN, and MII\_MDIO are 5 V tolerant. No input can be more than 2.5 V greater than V<sub>DDH</sub>. In addition, 5-V tolerant pins cannot exceed 5.5 V, and remaining input pins cannot exceed 3.465 V. This restriction applies to power up, power down, and normal operation.

NP

One consequence of multiple power supplies is that when power is initially applied, the voltage rails ramp up at different rates. The rates depend on the nature of the power supply, the type of load on each power supply, and the manner in which different voltages are derived. The following restrictions apply:

- +  $V_{DDL}$  must not exceed  $V_{DDH}$  during power up and power down
- +  $V_{DDL}$  must not exceed 1.9 V, and  $V_{DDH}$  must not exceed 3.465 V

These cautions are necessary for the long-term reliability of the part. If they are violated, the electrostatic discharge (ESD) protection diodes are forward-biased, and excessive current can flow through these diodes. If the system power supply design does not control the voltage sequencing, the circuit shown in Figure 4 can be added to meet these requirements. The MUR420 Schottky diodes control the maximum potential difference between the external bus and core power supplies on power up, and the 1N5820 diodes regulate the maximum potential difference on power down.



Figure 4. Example Voltage Sequencing Circuit

# 9 Mandatory Reset Configurations

The MPC875/MPC870 requires a mandatory configuration during reset.

If hardware reset configuration word (HRCW) is enabled, the HRCW[DBGC] value needs to be set to binary X1 in the HRCW and the SIUMCR[DBGC] should be programmed with the same value in the boot code after reset. This can be done by asserting the RSTCONF during HRESET assertion.

If HRCW is disabled, the SIUMCR[DBGC] should be programmed with binary X1 in the boot code after reset by negating the  $\overline{\text{RSTCONF}}$  during the  $\overline{\text{HRESET}}$  assertion.

The MBMR[GPLB4DIS], PAPAR, PADIR, PBPAR, PBDIR, PCPAR, and PCDIR need to be configured with the mandatory values in Table 7 in the boot code after the reset is negated.

| Register/Configuration                     | Field                      |    |  |
|--------------------------------------------|----------------------------|----|--|
| HRCW (Hardware reset configuration word)   | HRCW[DBGC]                 | X1 |  |
| SIUMCR (SIU module configuration register) | SIUMCR[DBGC]               | X1 |  |
| MBMR (Machine B mode register)             | MBMR[GPLB4DIS}             | 0  |  |
| PAPAR (Port A pin assignment register)     | PAPAR[5:9]<br>PAPAR[12:13] | 0  |  |

## Table 7. Mandatory Reset Configuration of MPC875/MPC870



The maximum bus speed supported by the MPC875/MPC870 is 80 MHz. Higher-speed parts must be operated in half-speed bus mode (for example, an MPC875/MPC870 used at 133 MHz must be configured for a 66 MHz bus). Table 8 shows the frequency ranges for standard part frequencies in 1:1 bus mode, and Table 9 shows the frequency ranges for standard part frequencies in 2:1 bus mode.

| Part Frequency |    | MHz   | 80 MHz |     |  |
|----------------|----|-------|--------|-----|--|
|                |    | Max   | Min    | Max |  |
| Core frequency | 40 | 66.67 | 40     | 80  |  |
| Bus frequency  | 40 | 66.67 | 40     | 80  |  |

## Table 8. Frequency Ranges for Standard Part Frequencies (1:1 Bus Mode)

## Table 9. Frequency Ranges for Standard Part Frequencies (2:1 Bus Mode)

| Part Frequency |    | 66 MHz |     | 80 MHz |     | MHz |
|----------------|----|--------|-----|--------|-----|-----|
|                |    | Max    | Min | Max    | Min | Max |
| Core frequency | 40 | 66.67  | 40  | 80     | 40  | 133 |
| Bus frequency  | 20 | 33.33  | 20  | 40     | 20  | 66  |

Table 10 provides the bus operation timing for the MPC875/MPC870 at 33, 40, 66, and 80 MHz.

The timing for the MPC875/MPC870 bus shown Table 10, assumes a 50-pF load for maximum delays and a 0-pF load for minimum delays. CLKOUT assumes a 100-pF load maximum delay

Table 10. Bus Operation Timings

| Num | Characteristic                                                                                                                                                                                                                                                                                                               | 33 MHz |      | 40 MHz |      | 66 MHz |      | 80 MHz |      | Unit |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|--------|------|--------|------|--------|------|------|
| Num | Characteristic                                                                                                                                                                                                                                                                                                               | Min    | Max  | Min    | Мах  | Min    | Max  | Min    | Max  | Unit |
| B1  | Bus period (CLKOUT), see Table 8                                                                                                                                                                                                                                                                                             | —      | —    | —      | _    | —      | —    | —      | _    | ns   |
| B1a | EXTCLK to CLKOUT phase skew—If<br>CLKOUT is an integer multiple of EXTCLK,<br>then the rising edge of EXTCLK is aligned with<br>the rising edge of CLKOUT. For a non-integer<br>multiple of EXTCLK, this synchronization is<br>lost, and the rising edges of EXTCLK and<br>CLKOUT have a continuously varying phase<br>skew. | -2     | +2   | -2     | +2   | -2     | +2   | -2     | +2   | ns   |
| B1b | CLKOUT frequency jitter peak-to-peak                                                                                                                                                                                                                                                                                         | —      | 1    | —      | 1    | _      | 1    | —      | 1    | ns   |
| B1c | Frequency jitter on EXTCLK                                                                                                                                                                                                                                                                                                   |        | 0.50 | _      | 0.50 | _      | 0.50 | _      | 0.50 | %    |
| B1d | CLKOUT phase jitter peak-to-peak for OSCLK $\ge$ 15 MHz                                                                                                                                                                                                                                                                      | —      | 4    | —      | 4    | _      | 4    | —      | 4    | ns   |
|     | CLKOUT phase jitter peak-to-peak for<br>OSCLK < 15 MHz                                                                                                                                                                                                                                                                       |        | 5    |        | 5    |        | 5    |        | 5    | ns   |



| Num  | 33 MHz                                                                                                                                                                                                                             |       | 40 MHz |       | 66 MHz |       | 80 MHz |       | l lm it |      |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|-------|--------|-------|--------|-------|---------|------|
| NUM  | Characteristic                                                                                                                                                                                                                     | Min   | Max    | Min   | Max    | Min   | Мах    | Min   | Max     | Unit |
| B30d | $\overline{WE}(0:3)/BS_B[0:3]$ negated to A(0:31),<br>BADDR(28:30) invalid GPCM write access<br>TRLX = 1, CSNT =1, $\overline{CS}$ negated to A(0:31)<br>invalid GPCM write access TRLX = 1,<br>CSNT = 1, ACS = 10 or 11, EBDF = 1 | 38.67 | _      | 31.38 |        | 17.83 |        | 14.19 | _       | ns   |
| B31  | CLKOUT falling edge to $\overline{CS}$ valid as requested<br>by control bit CST4 in the corresponding word<br>in the UPM (MAX = $0.00 \times B1 + 6.00$ )                                                                          | 1.50  | 6.00   | 1.50  | 6.00   | 1.50  | 6.00   | 1.50  | 6.00    | ns   |
| B31a | CLKOUT falling edge to $\overline{CS}$ valid as requested<br>by control bit CST1 in the corresponding word<br>in the UPM (MAX = $0.25 \times B1 + 6.80$ )                                                                          | 7.60  | 14.30  | 6.30  | 13.00  | 3.80  | 10.50  | 3.13  | 10.00   | ns   |
| B31b | CLKOUT rising edge to $\overline{CS}$ valid, as requested<br>by control bit CST2 in the corresponding word<br>in the UPM (MAX = $0.00 \times B1 + 8.00$ )                                                                          | 1.50  | 8.00   | 1.50  | 8.00   | 1.50  | 8.00   | 1.50  | 8.00    | ns   |
| B31c | CLKOUT rising edge to $\overline{CS}$ valid, as requested<br>by control bit CST3 in the corresponding word<br>in the UPM (MAX = $0.25 \times B1 + 6.30$ )                                                                          | 7.60  | 13.80  | 6.30  | 12.50  | 3.80  | 10.00  | 3.13  | 9.40    | ns   |
| B31d | CLKOUT falling edge to $\overline{CS}$ valid as requested<br>by control bit CST1 in the corresponding word<br>in the UPM EBDF = 1<br>(MAX = 0.375 × B1 + 6.6)                                                                      | 13.30 | 18.00  | 11.30 | 16.00  | 7.60  | 12.30  | 4.69  | 11.30   | ns   |
| B32  | CLKOUT falling edge to $\overline{\text{BS}}$ valid as requested<br>by control bit BST4 in the corresponding word<br>in the UPM (MAX = $0.00 \times \text{B1} + 6.00$ )                                                            | 1.50  | 6.00   | 1.50  | 6.00   | 1.50  | 6.00   | 1.50  | 6.00    | ns   |
| B32a | CLKOUT falling edge to $\overline{BS}$ valid as requested<br>by control bit BST1 in the corresponding word<br>in the UPM, EBDF = 0<br>(MAX = 0.25 × B1 + 6.80)                                                                     | 7.60  | 14.30  | 6.30  | 13.00  | 3.80  | 10.50  | 3.13  | 10.00   | ns   |
| B32b | CLKOUT rising edge to $\overline{\text{BS}}$ valid, as requested<br>by control bit BST2 in the corresponding word<br>in the UPM (MAX = $0.00 \times \text{B1} + 8.00$ )                                                            | 1.50  | 8.00   | 1.50  | 8.00   | 1.50  | 8.00   | 1.50  | 8.00    | ns   |
| B32c | CLKOUT rising edge to $\overline{\text{BS}}$ valid, as requested<br>by control bit BST3 in the corresponding word<br>in the UPM (MAX = $0.25 \times B1 + 6.80$ )                                                                   | 7.60  | 14.30  | 6.30  | 13.00  | 3.80  | 10.50  | 3.13  | 10.00   | ns   |
| B32d | CLKOUT falling edge to $\overline{\text{BS}}$ valid as requested<br>by control bit BST1 in the corresponding word<br>in the UPM, EBDF = 1<br>(MAX = 0.375 × B1 + 6.60)                                                             | 13.30 | 18.00  | 11.30 | 16.00  | 7.60  | 12.30  | 4.49  | 11.30   | ns   |
| B33  | CLKOUT falling edge to $\overline{\text{GPL}}$ valid as<br>requested by control bit GxT4 in the<br>corresponding word in the UPM<br>(MAX = $0.00 \times \text{B1} + 6.00$ )                                                        | 1.50  | 6.00   | 1.50  | 6.00   | 1.50  | 6.00   | 1.50  | 6.00    | ns   |

## Table 10. Bus Operation Timings (continued)



Figure 11 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)



Figure 11. Input Data Timing when Controlled by UPM in the Memory Controller and DLT3 = 1

Figure 12 through Figure 15 provide the timing for the external bus read controlled by various GPCM factors.



Figure 12. External Bus Read Timing (GPCM Controlled—ACS = 00)



Table 11 provides the interrupt timing for the MPC875/MPC870.

| Num | Characteristic <sup>1</sup>                   | All Freq                | uencies | Unit |
|-----|-----------------------------------------------|-------------------------|---------|------|
|     | Gharacteristic                                | Min                     | Мах     |      |
| 139 | IRQx valid to CLKOUT rising edge (setup time) | 6.00                    |         | ns   |
| I40 | IRQx hold time after CLKOUT                   | 2.00                    |         | ns   |
| 141 | IRQx pulse width low                          | 3.00                    |         | ns   |
| l42 | IRQx pulse width high                         | 3.00                    |         | ns   |
| 143 | IRQx edge-to-edge time                        | $4 \times T_{CLOCKOUT}$ |         | _    |

<sup>1</sup> The I39 and I40 timings describe the testing conditions under which the IRQ lines are tested when being defined as level sensitive. The IRQ lines are synchronized internally and do not have to be asserted or negated with reference to the CLKOUT. The I41, I42, and I43 timings are specified to allow correct functioning of the IRQ lines detection circuitry and have no direct relation with the total system interrupt latency that the MPC875/MPC870 is able to support.

Figure 25 provides the interrupt detection timing for the external level-sensitive lines.



Figure 25. Interrupt Detection Timing for External Level Sensitive Lines

Figure 26 provides the interrupt detection timing for the external edge-sensitive lines.



Figure 26. Interrupt Detection Timing for External Edge-Sensitive Lines



Table 14 shows the debug port timing for the MPC875/MPC870.

Table 14. Debug Port Timing

| Num | Characteristic              | All Frequ                  | uencies | Unit |
|-----|-----------------------------|----------------------------|---------|------|
|     | Characteristic              | Min                        | Max     | Onit |
| D61 | DSCK cycle time             | 3 × T <sub>CLOCKOUT</sub>  |         | —    |
| D62 | DSCK clock pulse width      | $1.25 \times T_{CLOCKOUT}$ |         | —    |
| D63 | DSCK rise and fall times    | 0.00                       | 3.00    | ns   |
| D64 | DSDI input data setup time  | 8.00                       |         | ns   |
| D65 | DSDI data hold time         | 5.00                       |         | ns   |
| D66 | DSCK low to DSDO data valid | 0.00                       | 15.00   | ns   |
| D67 | DSCK low to DSDO invalid    | 0.00                       | 2.00    | ns   |

Figure 32 provides the input timing for the debug port clock.



Figure 32. Debug Port Clock Input Timing

Figure 33 provides the timing for the debug port.



Figure 33. Debug Port Timings



**IEEE 1149.1 Electrical Specifications** 



Figure 40. Boundary Scan (JTAG) Timing Diagram













Figure 55. HDLC Bus Timing Diagram

# **13.7 Ethernet Electrical Specifications**

Table 24 provides the Ethernet timings as shown in Figure 56 through Figure 58.

### Table 24. Ethernet Timing

| Num   | Characteristic                                                  |     | uencies | Unit |
|-------|-----------------------------------------------------------------|-----|---------|------|
| Nulli | Characteristic                                                  | Min | Мах     | Unit |
| 120   | CLSN width high                                                 | 40  | _       | ns   |
| 121   | RCLK3 rise/fall time                                            | —   | 15      | ns   |
| 122   | RCLK3 width low                                                 | 40  | _       | ns   |
| 123   | RCLK3 clock period <sup>1</sup>                                 | 80  | 120     | ns   |
| 124   | RXD3 setup time                                                 | 20  | _       | ns   |
| 125   | RXD3 hold time                                                  | 5   | _       | ns   |
| 126   | RENA active delay (from RCLK3 rising edge of the last data bit) | 10  | _       | ns   |
| 127   | RENA width low                                                  | 100 | _       | ns   |
| 128   | TCLK3 rise/fall time                                            | —   | 15      | ns   |
| 129   | TCLK3 width low                                                 | 40  | _       | ns   |
| 130   | TCLK3 clock period <sup>1</sup>                                 | 99  | 101     | ns   |
| 131   | TXD3 active delay (from TCLK3 rising edge)                      | _   | 50      | ns   |
| 132   | TXD3 inactive delay (from TCLK3 rising edge)                    | 6.5 | 50      | ns   |
| 133   | TENA active delay (from TCLK3 rising edge)                      | 10  | 50      | ns   |
| 134   | TENA inactive delay (from TCLK3 rising edge)                    | 10  | 50      | ns   |





# **13.9 SPI Master AC Electrical Specifications**

Table 26 provides the SPI master timings as shown in Figure 60 and Figure 61.

## Table 26. SPI Master Timing

| Num | Observativity                       | All Freq | 11   |                  |
|-----|-------------------------------------|----------|------|------------------|
|     | Characteristic                      |          | Мах  | onit             |
| 160 | Master cycle time                   |          | 1024 | t <sub>cyc</sub> |
| 161 | Master clock (SCK) high or low time | 2        | 512  | t <sub>cyc</sub> |
| 162 | Master data setup time (inputs)     | 15       | —    | ns               |
| 163 | Master data hold time (inputs)      | 0        | —    | ns               |
| 164 | Master data valid (after SCK edge)  | _        | 10   | ns               |
| 165 | Master data hold time (outputs)     | 0        | —    | ns               |
| 166 | Rise time output                    | _        | 15   | ns               |
| 167 | Fall time output — 15               |          | 15   | ns               |



# 13.10 SPI Slave AC Electrical Specifications

Table 27 provides the SPI slave timings as shown in Figure 62 and Figure 63.

### Table 27. SPI Slave Timing

| Num | Characteristic                                              |    | All Frequencies |                  |  |
|-----|-------------------------------------------------------------|----|-----------------|------------------|--|
|     |                                                             |    | Мах             | Onit             |  |
| 170 | Slave cycle time                                            |    | _               | t <sub>cyc</sub> |  |
| 171 | Slave enable lead time                                      | 15 | _               | ns               |  |
| 172 | Slave enable lag time                                       | 15 | _               | ns               |  |
| 173 | Slave clock (SPICLK) high or low time                       | 1  | _               | t <sub>cyc</sub> |  |
| 174 | Slave sequential transfer delay (does not require deselect) | 1  | _               | t <sub>cyc</sub> |  |
| 175 | Slave data setup time (inputs)                              | 20 | _               | ns               |  |
| 176 | Slave data hold time (inputs)                               | 20 | _               | ns               |  |
| 177 | Slave access time—50                                        |    | 50              | ns               |  |







| Num | Characteristic            |     | All Frequencies |    |
|-----|---------------------------|-----|-----------------|----|
|     | Characteristic            | Min | Мах             |    |
| 210 | SDL/SCL fall time         | —   | 300             | ns |
| 211 | Stop condition setup time | 4.7 | —               | μs |

# Table 28. I<sup>2</sup>C Timing (SCL < 100 kHz) (continued)

SCL frequency is given by SCL = BRGCLK\_frequency/((BRG register + 3) × pre\_scalar × 2). The ratio SYNCCLK/(BRGCLK/pre\_scalar) must be greater than or equal to 4/1.

# Table 29 provides the $I^2C$ (SCL > 100 kHz) timings.

| lable 29. | . I <sup>2</sup> C | Timing | (SCL | > | 100 | kHz) | ) |
|-----------|--------------------|--------|------|---|-----|------|---|
|-----------|--------------------|--------|------|---|-----|------|---|

| Num | Characteristic                            | Everencien | All Freq                      | l Incit                     |      |  |
|-----|-------------------------------------------|------------|-------------------------------|-----------------------------|------|--|
| Num | Characteristic                            | Expression | Min                           | Мах                         | Unit |  |
| 200 | SCL clock frequency (slave)               | fSCL       | 0                             | BRGCLK/48                   | Hz   |  |
| 200 | SCL clock frequency (master) <sup>1</sup> | fSCL       | BRGCLK/16512                  | BRGCLK/48                   | Hz   |  |
| 202 | Bus free time between transmissions       | —          | 1/(2.2 × fSCL)                | _                           | S    |  |
| 203 | Low period of SCL                         | —          | 1/(2.2 × fSCL)                | _                           | S    |  |
| 204 | High period of SCL                        | —          | 1/(2.2 × fSCL)                | _                           | S    |  |
| 205 | Start condition setup time                | —          | 1/(2.2 × fSCL)                | _                           | S    |  |
| 206 | Start condition hold time                 | _          | 1/(2.2 × fSCL)                | _                           | S    |  |
| 207 | Data hold time                            | —          | 0                             | _                           | S    |  |
| 208 | Data setup time                           | —          | 1/(40 × fSCL)                 | _                           | S    |  |
| 209 | SDL/SCL rise time                         | —          | —                             | 1/(10 × fSCL)               | S    |  |
| 210 | SDL/SCL fall time                         | —          | —                             | $1/(33 \times \text{fSCL})$ | S    |  |
| 211 | Stop condition setup time                 | —          | $1/2(2.2 \times \text{fSCL})$ | _                           | S    |  |

SCL frequency is given by SCL = BRGCLK\_frequency/((BRG register + 3) × pre\_scalar × 2). The ratio SYNCCLK/(BRGCLK/pre\_scalar) must be greater than or equal to 4/1.

Figure 64 shows the  $I^2C$  bus timing.





**Document Revision History** 

# **17 Document Revision History**

Table 37 lists significant changes between revisions of this hardware specification.

### Table 37. Document Revision History

| Revision<br>Number | Date    | Changes                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                  | 2/2003  | Initial release.                                                                                                                                                                                                                                                                                                                                                                                      |
| 0.1                | 3/2003  | Took out the time-slot assigner and changed the SCC for SCC3 to SCC4.                                                                                                                                                                                                                                                                                                                                 |
| 0.2                | 5/2003  | Changed the package drawing, removed all references to Data Parity. Changed the SPI Master Timing Specs. 162 and 164. Added the RMII and USB timing. Added the 80-MHz timing.                                                                                                                                                                                                                         |
| 0.3                | 5/2003  | Made sure the pin types were correct. Changed the Features list to agree with the MPC885.                                                                                                                                                                                                                                                                                                             |
| 0.4                | 5/2003  | Corrected the signals that had overlines on them. Made corrections on two pins that were typos.                                                                                                                                                                                                                                                                                                       |
| 0.5                | 5/2003  | Changed the pin descriptions for PD8 and PD9.                                                                                                                                                                                                                                                                                                                                                         |
| 0.6                | 5/2003  | Changed a few typos. Put back the $I^2C$ . Put in the new reset configuration, corrected the USB timing.                                                                                                                                                                                                                                                                                              |
| 0.7                | 6/2003  | Changed the pin descriptions per the June 22 spec, removed Utopia from the pin descriptions, changed PADIR, PBDIR, PCDIR and PDDIR to be 0 in the Mandatory Reset Config.                                                                                                                                                                                                                             |
| 0.8                | 8/2003  | Added the reference to USB 2.0 to the Features list and removed 1.1 from USB on the block diagrams.                                                                                                                                                                                                                                                                                                   |
| 0.9                | 8/2003  | Changed the USB description to full-/low-speed compatible.                                                                                                                                                                                                                                                                                                                                            |
| 1.0                | 9/2003  | Added the DSP information in the Features list.<br>Put a new sentence under Mechanical Dimensions.<br>Fixed table formatting.<br>Nontechnical edits.<br>Released to the external web.                                                                                                                                                                                                                 |
| 1.1                | 10/2003 | Added TDMb to the MPC875 Features list, the MPC875 Block Diagram, added 13.5 Serial Interface AC Electrical Specifications, and removed TDMa from the pin descriptions.                                                                                                                                                                                                                               |
| 2.0                | 12/2003 | Changed DBGC in the Mandatory Reset Configuration to X1.<br>Changed the maximum operating frequency to 133 MHz.<br>Put the timing in the 80 MHz column.<br>Put in the orderable part numbers.<br>Rounded the timings to hundredths in the 80 MHz column.<br>Put the pin numbers in footnotes by the maximum currents in Table 6.<br>Changed 22 and 41 in the Timing.<br>Put TBD in the Thermal table. |



**Document Revision History** 

## THIS PAGE INTENTIONALLY LEFT BLANK

### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. IEEE 802.3, 802.11i, and 1149.1 are trademarks or registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2003-2007. All rights reserved.

Document Number: MPC875EC Rev. 4 08/2007



