

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

E·XF

| Product Status                  | Active                                                   |
|---------------------------------|----------------------------------------------------------|
| Core Processor                  | MPC8xx                                                   |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                           |
| Speed                           | 133MHz                                                   |
| Co-Processors/DSP               | Communications; CPM, Security; SEC                       |
| RAM Controllers                 | DRAM                                                     |
| Graphics Acceleration           | No                                                       |
| Display & Interface Controllers | -                                                        |
| Ethernet                        | 10Mbps (1), 10/100Mbps (2)                               |
| SATA                            | -                                                        |
| USB                             | USB 2.0 (1)                                              |
| Voltage - I/O                   | 3.3V                                                     |
| Operating Temperature           | 0°C ~ 95°C (TA)                                          |
| Security Features               | Cryptography                                             |
| Package / Case                  | 256-BBGA                                                 |
| Supplier Device Package         | 256-PBGA (23x23)                                         |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc875zt133 |
|                                 |                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Features

- The MPC875 has a time-slot assigner (TSA) that supports one TDM bus (TDMb)
  - Allows SCC and SMC to run in multiplexed and/or non-multiplexed operation
  - Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user-defined
  - 1- or 8-bit resolution
  - Allows independent transmit and receive routing, frame synchronization, and clocking
  - Allows dynamic changes
  - Can be internally connected to two serial channels (one SCC and one SMC)
- PCMCIA interface
  - Master (socket) interface, release 2.1-compliant
  - Supports one independent PCMCIA socket on the MPC875/MPC870
  - Eight memory or I/O windows supported
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two
    operate on data
  - Supports conditions: =  $\neq$  < >
  - Each watchpoint can generate a break point internally
- Normal high and normal low power modes to conserve power
- 1.8-V core and 3.3-V I/O operation with 5-V TTL compatibility
- The MPC875/MPC870 comes in a 256-pin ball grid array (PBGA) package





The MPC875 block diagram is shown in Figure 1.

Figure 1. MPC875 Block Diagram





#### **Power Dissipation** 5

Table 5 provides information on power dissipation. The modes are 1:1, where CPU and bus speeds are equal, and 2:1, where CPU frequency is twice bus speed.

| Die Revision | Bus Mode | Frequency | Typical <sup>1</sup> | Maximum <sup>2</sup> | Unit |
|--------------|----------|-----------|----------------------|----------------------|------|
| 0            | 1:1      | 66 MHz    | 310                  | 390                  | mW   |
|              |          | 80 MHz    | 350                  | 430                  | mW   |
|              | 2:1      | 133 MHz   | 430                  | 495                  | mW   |

### Table 5. Power Dissipation (P<sub>D</sub>)

<sup>1</sup> Typical power dissipation is measured at  $V_{DDL} = V_{DDSYN} = 1.8$  V, and  $V_{DDH}$  is at 3.3 V. <sup>2</sup> Maximum power dissipation at  $V_{DDL} = V_{DDSYN} = 1.9$  V, and  $V_{DDH}$  is at 3.5 V.

### NOTE

The values in Table 5 represent  $V_{DDL}$ -based power dissipation and do not include I/O power dissipation over  $V_{DDH}$ . I/O power dissipation varies widely by application due to buffer current, depending on external circuitry.

The V<sub>DDSYN</sub> power dissipation is negligible.

#### **DC Characteristics** 6

Table 6 provides the DC electrical characteristics for the MPC875/MPC870.

**Table 6. DC Electrical Specifications** 

| Characteristic                                                                                                             | Symbol                                                           | Min                 | Мах              | Unit |
|----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------|------------------|------|
| Operating voltage                                                                                                          | V <sub>DDH</sub> (I/O)                                           | 3.135               | 3.465            | V    |
|                                                                                                                            | V <sub>DDL</sub> (core)                                          | 1.7                 | 1.9              | V    |
|                                                                                                                            | V <sub>DDSYN</sub> <sup>1</sup>                                  | 1.7                 | 1.9              | V    |
|                                                                                                                            | Difference<br>between V <sub>DDL</sub><br>and V <sub>DDSYN</sub> | —                   | 100              | mV   |
| Input high voltage (all inputs except EXTAL and EXTCLK) <sup>2</sup>                                                       | V <sub>IH</sub>                                                  | 2.0                 | 3.465            | V    |
| Input low voltage <sup>3</sup>                                                                                             | V <sub>IL</sub>                                                  | GND                 | 0.8              | V    |
| EXTAL, EXTCLK input high voltage                                                                                           | V <sub>IHC</sub>                                                 | $0.7 	imes V_{DDH}$ | V <sub>DDH</sub> | V    |
| Input leakage current, $V_{in} = 5.5 \text{ V}$ (except TMS, TRST, DSCK, and DSDI pins) for 5-V tolerant pins <sup>1</sup> | l <sub>in</sub>                                                  | —                   | 100              | μA   |
| Input leakage current, $V_{in} = V_{DDH}$ (except TMS, TRST, DSCK, and DSDI)                                               | l <sub>in</sub>                                                  | —                   | 10               | μA   |
| Input leakage current, $V_{in} = 0 V$ (except TMS, TRST, DSCK, and DSDI pins)                                              | l <sub>in</sub>                                                  | _                   | 10               | μA   |
| Input capacitance <sup>4</sup>                                                                                             | C <sub>in</sub>                                                  | —                   | 20               | pF   |



| N    | Characteristic                                                                                                                                                               | 33    | MHz   | 40 MHz |       | 66 MHz |       | 80 MHz |       | 11-14 |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|-------|--------|-------|--------|-------|-------|
| NUM  | Characteristic                                                                                                                                                               | Min   | Мах   | Min    | Мах   | Min    | Мах   | Min    | Мах   | Unit  |
| B15  | CLKOUT to $\overline{\text{TEA}}$ High-Z<br>(MIN = 0.00 × B1 + 2.50)                                                                                                         | 2.50  | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns    |
| B16  | $\overline{\text{TA}}$ , $\overline{\text{BI}}$ valid to CLKOUT (setup time)<br>(MIN = 0.00 × B1 + 6.00)                                                                     | 6.00  | —     | 6.00   | —     | 6.00   |       | 6      | —     | ns    |
| B16a | $\overline{\text{TEA}}, \overline{\text{KR}}, \overline{\text{RETRY}}, \overline{\text{CR}} \text{ valid to CLKOUT (setup time) (MIN = 0.00 \times \text{B1} + 4.5)}$        | 4.50  | —     | 4.50   | —     | 4.50   | _     | 4.50   | —     | ns    |
| B16b | $\overline{\text{BB}}, \overline{\text{BG}}, \overline{\text{BR}}, \text{ valid to CLKOUT (setup time)}^2$<br>(4MIN = 0.00 × B1 + 0.00)                                      | 4.00  | —     | 4.00   | —     | 4.00   | —     | 4.00   | —     | ns    |
| B17  | CLKOUT to $\overline{TA}$ , $\overline{TEA}$ , $\overline{BI}$ , $\overline{BB}$ , $\overline{BG}$ , $\overline{BR}$ valid<br>(hold time) (MIN = $0.00 \times B1 + 1.00^3$ ) | 1.00  | —     | 1.00   | —     | 2.00   | —     | 2.00   | —     | ns    |
| B17a | CLKOUT to $\overline{\text{KR}}$ , $\overline{\text{RETRY}}$ , $\overline{\text{CR}}$ valid (hold time)<br>(MIN = 0.00 × B1 + 2.00)                                          | 2.00  | —     | 2.00   | —     | 2.00   |       | 2.00   | —     | ns    |
| B18  | D(0:31) valid to CLKOUT rising edge (setup time) <sup>4</sup> (MIN = $0.00 \times B1 + 6.00$ )                                                                               | 6.00  | —     | 6.00   | —     | 6.00   | _     | 6.00   | —     | ns    |
| B19  | CLKOUT rising edge to D(0:31) valid (hold time) <sup>4</sup> (MIN = $0.00 \times B1 + 1.00^5$ )                                                                              | 1.00  | _     | 1.00   | _     | 2.00   |       | 2.00   | —     | ns    |
| B20  | D(0:31) valid to CLKOUT falling edge (setup time) <sup>6</sup> (MIN = $0.00 \times B1 + 4.00$ )                                                                              | 4.00  | —     | 4.00   | —     | 4.00   | —     | 4.00   | —     | ns    |
| B21  | CLKOUT falling edge to D(0:31) valid (hold time) <sup>6</sup> (MIN = $0.00 \times B1 + 2.00$ )                                                                               | 2.00  | —     | 2.00   | —     | 2.00   | _     | 2.00   | —     | ns    |
| B22  | CLKOUT rising edge to $\overline{CS}$ asserted GPCM<br>ACS = 00 (MAX = 0.25 × B1 + 6.3)                                                                                      | 7.60  | 13.80 | 6.30   | 12.50 | 3.80   | 10.00 | 3.13   | 9.43  | ns    |
| B22a | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 10, TRLX = 0 (MAX = $0.00 \times B1 + 8.00$ )                                                                  | —     | 8.00  | —      | 8.00  | —      | 8.00  | —      | 8.00  | ns    |
| B22b | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 11, TRLX = 0, EBDF = 0<br>(MAX = 0.25 × B1 + 6.3)                                                              | 7.60  | 13.80 | 6.30   | 12.50 | 3.80   | 10.00 | 3.13   | 9.43  | ns    |
| B22c | CLKOUT falling edge to $\overline{CS}$ asserted GPCM<br>ACS = 11, TRLX = 0, EBDF = 1<br>(MAX = 0.375 × B1 + 6.6)                                                             | 10.90 | 18.00 | 10.90  | 16.00 | 5.20   | 12.30 | 4.69   | 10.93 | ns    |
| B23  | CLKOUT rising edge to $\overline{CS}$ negated GPCM<br>read access, GPCM write access ACS = 00,<br>TRLX = 0 and CSNT = 0<br>(MAX = 0.00 × B1 + 8.00)                          | 2.00  | 8.00  | 2.00   | 8.00  | 2.00   | 8.00  | 2.00   | 8.00  | ns    |
| B24  | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted<br>GPCM ACS = 10, TRLX = 0<br>(MIN = $0.25 \times B1 - 2.00$ )                                                          | 5.60  | —     | 4.30   | —     | 1.80   | —     | 1.13   | —     | ns    |
| B24a | A(0:31) and BADDR(28:30) to $\overline{CS}$ asserted<br>GPCM ACS = 11, TRLX = 0<br>(MIN = $0.50 \times B1 - 2.00$ )                                                          | 13.20 | _     | 10.50  | _     | 5.60   |       | 4.25   | —     | ns    |

## Table 10. Bus Operation Timings (continued)



|      |                                                                                                                                                                                     | 33    | MHz   | 40    | MHz   | 66 I | MHz   | 80 MHz |       |      |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                                                                      | Min   | Max   | Min   | Max   | Min  | Max   | Min    | Max   | Unit |
| B33a | CLKOUT rising edge to $\overline{\text{GPL}}$ valid as<br>requested by control bit GxT3 in the<br>corresponding word in the UPM<br>(MAX = $0.25 \times B1 + 6.80$ )                 | 7.60  | 14.30 | 6.30  | 13.00 | 3.80 | 10.50 | 3.13   | 10.00 | ns   |
| B34  | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid, as requested by control bit CST4 in the corresponding word in the UPM (MIN = $0.25 \times B1 - 2.00$ )                 | 5.60  | _     | 4.30  | _     | 1.80 | _     | 1.13   | _     | ns   |
| B34a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid, as requested by control bit CST1 in the corresponding word in the UPM (MIN = 0.50 × B1 - 2.00)                         | 13.20 | _     | 10.50 | _     | 5.60 | _     | 4.25   | _     | ns   |
| B34b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{CS}$ valid, as requested by CST2 in the corresponding word in UPM (MIN = 0.75 × B1 – 2.00)                                         | 20.70 | _     | 16.70 | _     | 9.40 | _     | 6.80   | _     | ns   |
| B35  | A(0:31), BADDR(28:30) to $\overline{CS}$ valid as<br>requested by control bit BST4 in the<br>corresponding word in the UPM<br>(MIN = $0.25 \times B1 - 2.00$ )                      | 5.60  | _     | 4.30  | _     | 1.80 | _     | 1.13   | _     | ns   |
| B35a | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$<br>valid as requested by BST1 in the<br>corresponding word in the UPM<br>(MIN = 0.50 × B1 - 2.00)                      | 13.20 | _     | 10.50 | _     | 5.60 | _     | 4.25   | _     | ns   |
| B35b | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{BS}}$ valid as requested by control bit BST2 in the corresponding word in the UPM (MIN = 0.75 × B1 - 2.00)                   | 20.70 | _     | 16.70 | _     | 9.40 | _     | 7.40   | _     | ns   |
| B36  | A(0:31), BADDR(28:30), and D(0:31) to $\overline{\text{GPL}}$<br>valid as requested by control bit GxT4 in the<br>corresponding word in the UPM<br>(MIN = $0.25 \times B1 - 2.00$ ) | 5.60  | _     | 4.30  | _     | 1.80 | _     | 1.13   | _     | ns   |
| B37  | UPWAIT valid to CLKOUT falling edge <sup>9</sup><br>(MIN = $0.00 \times B1 + 6.00$ )                                                                                                | 6.00  | —     | 6.00  | —     | 6.00 | _     | 6.00   | _     | ns   |
| B38  | CLKOUT falling edge to UPWAIT valid <sup>9</sup><br>(MIN = $0.00 \times B1 + 1.00$ )                                                                                                | 1.00  | —     | 1.00  | —     | 1.00 | —     | 1.00   | _     | ns   |
| B39  | $\overline{\text{AS}}$ valid to CLKOUT rising edge <sup>10</sup><br>(MIN = 0.00 × B1 + 7.00)                                                                                        | 7.00  | —     | 7.00  | —     | 7.00 | —     | 7.00   | _     | ns   |
| B40  | A(0:31), TSIZ(0:1), RD/WR, BURST valid to<br>CLKOUT rising edge<br>(MIN = 0.00 × B1 + 7.00)                                                                                         | 7.00  | —     | 7.00  |       | 7.00 | —     | 7.00   | —     | ns   |
| B41  | $\overline{\text{TS}}$ valid to CLKOUT rising edge (setup time)<br>(MIN = 0.00 × B1 + 7.00)                                                                                         | 7.00  | —     | 7.00  |       | 7.00 |       | 7.00   | —     | ns   |

## Table 10. Bus Operation Timings (continued)

#### MPC875/MPC870 PowerQUICC™ Hardware Specifications, Rev. 4



| Num | Characteristic                                                                      | 33 MHz |     | 40 MHz |     | 66 MHz |     | 80 MHz |     | Unit |
|-----|-------------------------------------------------------------------------------------|--------|-----|--------|-----|--------|-----|--------|-----|------|
|     |                                                                                     | Min    | Max | Min    | Max | Min    | Max | Min    | Max | onit |
| B42 | CLKOUT rising edge to $\overline{TS}$ valid (hold time)<br>(MIN = 0.00 × B1 + 2.00) | 2.00   | —   | 2.00   | —   | 2.00   | _   | 2.00   | _   | ns   |
| B43 | AS negation to memory controller signals negation (MAX = TBD)                       | —      | TBD | —      | TBD | _      | TBD | _      | TBD | ns   |

<sup>1</sup> For part speeds above 50 MHz, use 9.80 ns for B11a.

<sup>2</sup> The timing required for BR input is relevant when the MPC875/MPC870 is selected to work with the internal bus arbiter. The timing for BG input is relevant when the MPC875/MPC870 is selected to work with the external bus arbiter.

<sup>3</sup> For part speeds above 50 MHz, use 2 ns for B17.

<sup>4</sup> The D(0:31) input timings B18 and B19 refer to the rising edge of the CLKOUT in which the TA input signal is asserted.

<sup>5</sup> For part speeds above 50 MHz, use 2 ns for B19.

<sup>6</sup> The D(0:31) input timings B20 and B21 refer to the falling edge of the CLKOUT. This timing is valid only for read accesses controlled by chip-selects under control of the user-programmable machine (UPM) in the memory controller, for data beats where DLT3 = 1 in the RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)

<sup>7</sup> This formula applies to bus operation up to 50 MHz.

<sup>8</sup> The timing B30 refers to  $\overline{CS}$  when ACS = 00 and to  $\overline{WE}(0:3)$  when CSNT = 0.

<sup>9</sup> The signal UPWAIT is considered asynchronous to the CLKOUT and synchronized internally. The timings specified in B37 and B38 are specified to enable the freeze of the UPM output signals as described in Figure 20.

<sup>10</sup> The AS signal is considered asynchronous to the CLKOUT. The timing B39 is specified in order to allow the behavior specified in Figure 23.





Figure 9 provides the timing for the synchronous input signals.



Figure 10 provides normal case timing for input data. It also applies to normal read accesses under the control of the user-programmable machine (UPM) in the memory controller.



Figure 10. Input Data Timing in Normal Case



Figure 11 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)



Figure 11. Input Data Timing when Controlled by UPM in the Memory Controller and DLT3 = 1

Figure 12 through Figure 15 provide the timing for the external bus read controlled by various GPCM factors.



Figure 12. External Bus Read Timing (GPCM Controlled—ACS = 00)

MPC875/MPC870 PowerQUICC<sup>™</sup> Hardware Specifications, Rev. 4



## Table 12 shows the PCMCIA timing for the MPC875/MPC870.

Table 12. PCMCIA Timing

| Num   | Characteristic                                                                                                                                           | 33    | MHz   | 40 MHz |       | 66    | MHz   | 80 MHz |       | Unit |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|-------|-------|-------|--------|-------|------|
| Nulli | Characteristic                                                                                                                                           | Min   | Max   | Min    | Max   | Min   | Max   | Min    | Max   | Unit |
| P44   | A(0:31), $\overline{\text{REG}}$ valid to PCMCIA strobe<br>asserted <sup>1</sup> (MIN = 0.75 × B1 - 2.00)                                                | 20.70 | _     | 16.70  | _     | 9.40  | —     | 7.40   | —     | ns   |
| P45   | A(0:31), $\overline{\text{REG}}$ valid to ALE negation <sup>1</sup><br>(MIN = 1.00 × B1 – 2.00)                                                          | 28.30 | _     | 23.00  | _     | 13.20 | _     | 10.50  | _     | ns   |
| P46   | CLKOUT to $\overline{\text{REG}}$ valid<br>(MAX = 0.25 × B1 + 8.00)                                                                                      | 7.60  | 15.60 | 6.30   | 14.30 | 3.80  | 11.80 | 3.13   | 11.13 | ns   |
| P47   | CLKOUT to $\overline{\text{REG}}$ invalid<br>(MIN = 0.25 × B1 + 1.00)                                                                                    | 8.60  | _     | 7.30   | _     | 4.80  | _     | 4.125  | _     | ns   |
| P48   | CLKOUT to $\overline{CE1}$ , $\overline{CE2}$ asserted<br>(MAX = 0.25 × B1 + 8.00)                                                                       | 7.60  | 15.60 | 6.30   | 14.30 | 3.80  | 11.80 | 3.13   | 11.13 | ns   |
| P49   | CLKOUT to $\overline{CE1}$ , $\overline{CE2}$ negated<br>(MAX = 0.25 × B1 + 8.00)                                                                        | 7.60  | 15.60 | 6.30   | 14.30 | 3.80  | 11.80 | 3.13   | 11.13 | ns   |
| P50   | CLKOUT to $\overrightarrow{PCOE}$ , $\overrightarrow{IORD}$ , $\overrightarrow{PCWE}$ , $\overrightarrow{IOWR}$<br>assert time (MAX = 0.00 × B1 + 11.00) | —     | 11.00 | —      | 11.00 | _     | 11.00 | _      | 11.00 | ns   |
| P51   | CLKOUT to $\overrightarrow{PCOE}$ , $\overrightarrow{IORD}$ , $\overrightarrow{PCWE}$ , $\overrightarrow{IOWR}$<br>negate time (MAX = 0.00 × B1 + 11.00) | 2.00  | 11.00 | 2.00   | 11.00 | 2.00  | 11.00 | 2.00   | 11.00 | ns   |
| P52   | CLKOUT to ALE assert time $(MAX = 0.25 \times B1 + 6.30)$                                                                                                | 7.60  | 13.80 | 6.30   | 12.50 | 3.80  | 10.00 | 3.13   | 9.40  | ns   |
| P53   | CLKOUT to ALE negate time $(MAX = 0.25 \times B1 + 8.00)$                                                                                                | _     | 15.60 | —      | 14.30 | _     | 11.80 | _      | 11.13 | ns   |
| P54   | PCWE, $\overline{\text{IOWR}}$ negated to D(0:31)<br>invalid <sup>1</sup> (MIN = 0.25 × B1 - 2.00)                                                       | 5.60  | _     | 4.30   | —     | 1.80  | —     | 1.125  | —     | ns   |
| P55   | $\overline{\text{WAITA}}$ and $\overline{\text{WAITB}}$ valid to CLKOUT rising edge <sup>1</sup> (MIN = 0.00 × B1 + 8.00)                                | 8.00  | _     | 8.00   | _     | 8.00  | —     | 8.00   | —     | ns   |
| P56   | CLKOUT rising edge to $\overline{WAITA}$ and $\overline{WAITB}$ invalid <sup>1</sup> (MIN = 0.00 × B1 + 2.00)                                            | 2.00  | _     | 2.00   | _     | 2.00  | _     | 2.00   | _     | ns   |

<sup>1</sup> PSST = 1. Otherwise add PSST times cycle time.

PSHT = 0. Otherwise add PSHT times cycle time.

These synchronous timings define when the WAITA signals are detected in order to freeze (or relieve) the PCMCIA current cycle. The WAITA assertion will be effective only if it is detected 2 cycles before the PSL timer expiration. See Chapter 16, "PCMCIA Interface," in the *MPC885 PowerQUICC™ Family Reference Manual*.



Table 13 shows the PCMCIA port timing for the MPC875/MPC870.

#### 33 MHz 40 MHz 66 MHz 80 MHz Num Characteristic Unit Min Max Min Max Min Max Min Max CLKOUT to OPx valid 19.00 19.00 19.00 19.00 \_\_\_\_ \_\_\_\_ \_\_\_\_ ns P57 $(MAX = 0.00 \times B1 + 19.00)$ HRESET negated to OPx drive<sup>1</sup> 25.70 21.70 14.40 12.40 ns \_\_\_\_ \_\_\_\_ \_\_\_\_ \_\_\_\_ P58 $(MIN = 0.75 \times B1 + 3.00)$ IP\_Xx valid to CLKOUT rising edge 5.00 5.00 5.00 5.00 \_\_\_\_ \_\_\_\_ ns P59 $(MIN = 0.00 \times B1 + 5.00)$ CLKOUT rising edge to IP\_Xx invalid 1.00 1.00 1.00 1.00 ns \_\_\_\_ P60 $(MIN = 0.00 \times B1 + 1.00)$

### Table 13. PCMCIA Port Timing

OP2 and OP3 only.

## Figure 30 provides the PCMCIA output port timing for the MPC875/MPC870.



### Figure 30. PCMCIA Output Port Timing

Figure 31 provides the PCMCIA input port timing for the MPC875/MPC870.



Figure 31. PCMCIA Input Port Timing

#### MPC875/MPC870 PowerQUICC<sup>™</sup> Hardware Specifications, Rev. 4



Table 14 shows the debug port timing for the MPC875/MPC870.

Table 14. Debug Port Timing

| Num   | Characteristic              | All Frequ                  | Unit  |      |
|-------|-----------------------------|----------------------------|-------|------|
| Nulli | Characteristic              | Min                        | Max   | Onit |
| D61   | DSCK cycle time             | 3 × T <sub>CLOCKOUT</sub>  |       | —    |
| D62   | DSCK clock pulse width      | $1.25 \times T_{CLOCKOUT}$ |       | —    |
| D63   | DSCK rise and fall times    | 0.00                       | 3.00  | ns   |
| D64   | DSDI input data setup time  | 8.00                       |       | ns   |
| D65   | DSDI data hold time         | 5.00                       |       | ns   |
| D66   | DSCK low to DSDO data valid | 0.00                       | 15.00 | ns   |
| D67   | DSCK low to DSDO invalid    | 0.00                       | 2.00  | ns   |

Figure 32 provides the input timing for the debug port clock.



Figure 32. Debug Port Clock Input Timing

Figure 33 provides the timing for the debug port.



Figure 33. Debug Port Timings

**CPM Electrical Characteristics** 



# **13 CPM Electrical Characteristics**

This section provides the AC and DC electrical specifications for the communications processor module (CPM) of the MPC875/MPC870.

## **13.1 Port C Interrupt AC Electrical Specifications**

Table 17 provides the timings for Port C interrupts.

| Table 17. Port C Interrupt Timir |
|----------------------------------|
|----------------------------------|

| Num | Characteristic                                         | 33.34 | Unit |     |
|-----|--------------------------------------------------------|-------|------|-----|
|     | Undracteristic                                         |       | Max  | onn |
| 35  | Port C interrupt pulse width low (edge-triggered mode) | 55    |      | ns  |
| 36  | Port C interrupt minimum time between active edges     | 55    |      | ns  |

Figure 41 shows the Port C interrupt detection timing.



Figure 41. Port C Interrupt Detection Timing

## **13.2 IDMA Controller AC Electrical Specifications**

Table 18 provides the IDMA controller timings as shown in Figure 42 through Figure 45.

### Table 18. IDMA Controller Timing

| Num | Characteristic                                                                                          | All Freq | Unit |      |
|-----|---------------------------------------------------------------------------------------------------------|----------|------|------|
| Num | Characteristic                                                                                          | Min      | Мах  | Onit |
| 40  | DREQ setup time to clock high                                                                           | 7        | —    | ns   |
| 41  | DREQ hold time from clock high <sup>1</sup>                                                             | TBD      | —    | ns   |
| 42  | SDACK assertion delay from clock high                                                                   | —        | 12   | ns   |
| 43  | SDACK negation delay from clock low                                                                     | —        | 12   | ns   |
| 44  | SDACK negation delay from TA low                                                                        | —        | 20   | ns   |
| 45  | SDACK negation delay from clock high                                                                    | —        | 15   | ns   |
| 46  | $\overline{TA}$ assertion to rising edge of the clock setup time (applies to external $\overline{TA}$ ) | 7        | —    | ns   |

<sup>1</sup> Applies to high-to-low mode (EDM = 1).

### MPC875/MPC870 PowerQUICC<sup>™</sup> Hardware Specifications, Rev. 4



**CPM Electrical Characteristics** 

## **13.3 Baud Rate Generator AC Electrical Specifications**

Table 19 provides the baud rate generator timings as shown in Figure 46.

### Table 19. Baud Rate Generator Timing

| Num | Characteristic          | All Frequencies |     | Unit |
|-----|-------------------------|-----------------|-----|------|
| Num |                         | Min             | Мах |      |
| 50  | BRGO rise and fall time | —               | 10  | ns   |
| 51  | BRGO duty cycle         | 40              | 60  | %    |
| 52  | BRGO cycle              | 40              | —   | ns   |



Figure 46. Baud Rate Generator Timing Diagram

## **13.4 Timer AC Electrical Specifications**

Table 20 provides the general-purpose timer timings as shown in Figure 47.

| Table | 20. | Timer | Timing |
|-------|-----|-------|--------|
|-------|-----|-------|--------|

| Num | Characteristic               | All Freq | Unit |      |
|-----|------------------------------|----------|------|------|
|     |                              | Min      | Мах  | Onit |
| 61  | TIN/TGATE rise and fall time | 10       | —    | ns   |
| 62  | TIN/TGATE low time           | 1        | —    | clk  |
| 63  | TIN/TGATE high time          | 2        | —    | clk  |
| 64  | TIN/TGATE cycle time         |          | —    | clk  |
| 65  | CLKO low to TOUT valid       | 3        | 25   | ns   |



**CPM Electrical Characteristics** 





#### SCC in NMSI Mode Electrical Specifications 13.6

Table 22 provides the NMSI external clock timing.

| Table 22. NMSI Externa | Clock Timing |
|------------------------|--------------|
|------------------------|--------------|

| Num | Characteristic                                       | All Freque    | Unit  |      |
|-----|------------------------------------------------------|---------------|-------|------|
| Num | Characteristic                                       | Min           | Мах   | Onic |
| 100 | RCLK3 and TCLK3 width high <sup>1</sup>              | 1/SYNCCLK     | _     | ns   |
| 101 | RCLK3 and TCLK3 width low                            | 1/SYNCCLK + 5 | _     | ns   |
| 102 | RCLK3 and TCLK3 rise/fall time                       | —             | 15.00 | ns   |
| 103 | TXD3 active delay (from TCLK3 falling edge)          | 0.00          | 50.00 | ns   |
| 104 | RTS3 active/inactive delay (from TCLK3 falling edge) | 0.00          | 50.00 | ns   |
| 105 | CTS3 setup time to TCLK3 rising edge                 | 5.00          | _     | ns   |
| 106 | RXD3 setup time to RCLK3 rising edge                 | 5.00          | _     | ns   |
| 107 | RXD3 hold time from RCLK3 rising edge <sup>2</sup>   | 5.00          | _     | ns   |
| 108 | CD3 setup time to RCLK3 rising edge                  | 5.00          | —     | ns   |

<sup>1</sup> The ratios SYNCCLK/RCLK3 and SYNCCLK/TCLK3 must be greater than or equal to 2.25/1.
 <sup>2</sup> Also applies to CD and CTS hold time when they are used as external SYNC signals.

### Table 23 provides the NMSI internal clock timing.

## Table 23. NMSI Internal Clock Timing

| Num | Characteristic                                       | All Fre | Unit      |      |
|-----|------------------------------------------------------|---------|-----------|------|
| Num |                                                      | Min     | Мах       | Unit |
| 100 | RCLK3 and TCLK3 frequency <sup>1</sup>               | 0.00    | SYNCCLK/3 | MHz  |
| 102 | RCLK3 and TCLK3 rise/fall time                       | _       | _         | ns   |
| 103 | TXD3 active delay (from TCLK3 falling edge)          | 0.00    | 30.00     | ns   |
| 104 | RTS3 active/inactive delay (from TCLK3 falling edge) | 0.00    | 30.00     | ns   |
| 105 | CTS3 setup time to TCLK3 rising edge                 | 40.00   | _         | ns   |
| 106 | RXD3 setup time to RCLK3 rising edge                 | 40.00   | _         | ns   |
| 107 | RXD3 hold time from RCLK3 rising edge <sup>2</sup>   | 0.00    | _         | ns   |
| 108 | CD3 setup time to RCLK3 rising edge                  | 40.00   | —         | ns   |

The ratios SYNCCLK/RCLK3 and SYNCCLK/TCLK3 must be greater or equal to 3/1.
 Also applies to CD and CTS hold time when they are used as external SYNC signals.



**CPM Electrical Characteristics** 

| Num | Characteristic                           | All Frequencies |     | Unit |  |
|-----|------------------------------------------|-----------------|-----|------|--|
|     |                                          | Min             | Max | Unit |  |
| 138 | CLKO1 low to SDACK asserted <sup>2</sup> | _               | 20  | ns   |  |
| 139 | CLKO1 low to SDACK negated <sup>2</sup>  |                 | 20  | ns   |  |

#### Table 24. Ethernet Timing (continued)

<sup>1</sup> The ratios SYNCCLK/RCLK3 and SYNCCLK/TCLK3 must be greater than or equal to 2/1.

<sup>2</sup> SDACK is asserted whenever the SDMA writes the incoming frame DA into memory.



Figure 56. Ethernet Collision Timing Diagram



Figure 57. Ethernet Receive Timing Diagram







2. If RENA is negated before TENA or RENA is not asserted at all during transmit, then the CSL bit is set in the buffer descriptor at the end of the frame transmission.

#### Figure 58. Ethernet Transmit Timing Diagram

## **13.8 SMC Transparent AC Electrical Specifications**

Table 25 provides the SMC transparent timings as shown in Figure 59.

| Num   | Characteristic                               | All Frequencies |     | Unit |
|-------|----------------------------------------------|-----------------|-----|------|
| Nulli |                                              | Min             | Мах | Onit |
| 150   | SMCLK clock period <sup>1</sup>              | 100             | —   | ns   |
| 151   | SMCLK width low                              | 50              | —   | ns   |
| 151A  | SMCLK width high                             | 50              | —   | ns   |
| 152   | SMCLK rise/fall time                         | _               | 15  | ns   |
| 153   | SMTXD active delay (from SMCLK falling edge) | 10              | 50  | ns   |
| 154   | SMRXD/SMSYNC setup time                      |                 | —   | ns   |
| 155   | RXD1/SMSYNC hold time                        | 5               | _   | ns   |

<sup>1</sup> SYNCCLK must be at least twice as fast as SMCLK.



# **16 Mechanical Data and Ordering Information**

Table 35 identifies the packages and operating frequencies available for the MPC875/MPC870.

| Package Type                                                                                 | Temperature (T <sub>J</sub> ) | Frequency (MHz) | Order Number                                                   |
|----------------------------------------------------------------------------------------------|-------------------------------|-----------------|----------------------------------------------------------------|
| Plastic ball grid array<br>ZT suffix—Leaded<br>VR suffix—Lead-Free are available as needed   | 0°C to 95°C                   | 66              | KMPC875ZT66<br>KMPC870ZT66<br>MPC875ZT66<br>MPC870ZT66         |
|                                                                                              |                               | 80              | KMPC875ZT80<br>KMPC870ZT80<br>MPC875ZT80<br>MPC870ZT80         |
|                                                                                              |                               | 133             | KMPC875ZT133<br>KMPC870ZT133<br>MPC875ZT133<br>MPC870ZT133     |
| Plastic ball grid array<br>CZT suffix—Leaded<br>CVR suffix—Lead-Free are available as needed | -40°C to 100°C                | 66              | KMPC875CZT66<br>KMPC870CZT66<br>MPC875CZT66<br>MPC870CZT66     |
|                                                                                              |                               | 133             | KMPC875CZT133<br>KMPC870CZT133<br>MPC875CZT133<br>MPC870CZT133 |

### Table 35. Available MPC875/MPC870 Packages/Frequencies

MPC875/MPC870 PowerQUICC™ Hardware Specifications, Rev. 4



| Name                               | Pin Number | Туре                                                      |
|------------------------------------|------------|-----------------------------------------------------------|
| PB30, SPICLK                       | Т17        | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) |
| PB29, SPIMOSI                      | R17        | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) |
| PB28, SPIMISO, BRGO4               | R14        | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) |
| PB27, I2CSDA, BRGO1                | N13        | Bidirectional<br>(Optional: open-drain)                   |
| PB26, I2CSCL, BRGO2                | N12        | Bidirectional<br>(Optional: open-drain)                   |
| PB25, SMTXD1                       | U13        | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) |
| PB24, SMRXD1                       | T12        | Bidirectional<br>(Optional: open-drain)<br>(5-V tolerant) |
| PB23, SDACK1, SMSYN1               | U12        | Bidirectional<br>(Optional: open-drain)                   |
| PB19, MII1-RXD3, RTS4              | T11        | Bidirectional<br>(Optional: open-drain)                   |
| PC15, DREQ0, L1ST1                 | R15        | Bidirectional<br>(5-V tolerant)                           |
| PC13, MII1-TXD3, SDACK1            | U9         | Bidirectional<br>(5-V tolerant)                           |
| PC12, MII1-TXD2, TOUT1             | T15        | Bidirectional<br>(5-V tolerant)                           |
| PC11, USBRXP                       | P12        | Bidirectional                                             |
| PC10, USBRXN, TGATE1               | U11        | Bidirectional                                             |
| PC7, CTS4, L1TSYNCB,<br>USBTXP     | Т10        | Bidirectional<br>(5-V tolerant)                           |
| PC6, CD4, L1RSYNCB,<br>USBTXN      | P10        | Bidirectional<br>(5-V tolerant)                           |
| PD8, RXD4, MII-MDC,<br>RMII-MDC    | Т3         | Bidirectional<br>(5-V tolerant)                           |
| PE31, CLK8, L1TCLKB,<br>MII1-RXCLK | P9         | Bidirectional<br>(Optional: open-drain)                   |
| PE30, L1RXDB, MII1-RXD2            | R8         | Bidirectional<br>(Optional: open-drain)                   |

## Table 36. Pin Assignments—JEDEC Standard (continued)

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. IEEE 802.3, 802.11i, and 1149.1 are trademarks or registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2003-2007. All rights reserved.

Document Number: MPC875EC Rev. 4 08/2007



