# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                         |
|----------------------------|------------------------------------------------------------------|
| Core Processor             | 8051                                                             |
| Core Size                  | 8-Bit                                                            |
| Speed                      | 25MHz                                                            |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                |
| Peripherals                | DMA, LCD, POR, PWM, WDT                                          |
| Number of I/O              | 57                                                               |
| Program Memory Size        | 128KB (128K x 8)                                                 |
| Program Memory Type        | FLASH                                                            |
| EEPROM Size                | -                                                                |
| RAM Size                   | 8.25K x 8                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.8V                                                      |
| Data Converters            | A/D 16x10b/12b                                                   |
| Oscillator Type            | Internal                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                |
| Mounting Type              | Surface Mount                                                    |
| Package / Case             | 76-VFQFN Dual Rows, Exposed Pad                                  |
| Supplier Device Package    | 76-DQFN (6x6)                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f960-a-gm |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Figure 32.2 T0 Mode 2 Block Diagram 4                    | 52  |
|----------------------------------------------------------|-----|
| Figure 32.3 TO Mode 3 Block Diagram                      | 153 |
| Figure 32.4 Timer 2.16-Bit Mode Block Diagram            | 150 |
| Figure 32.4. Timer 2.10-Dit Node Diock Diagram           |     |
| Figure 32.5. Timer 2 8-Bit Mode Block Diagram 4          | -59 |
| Figure 32.6. Timer 2 Capture Mode Block Diagram 4        | 60  |
| Figure 32.7. Timer 3 16-Bit Mode Block Diagram 4         | 64  |
| Figure 32.8. Timer 3 8-Bit Mode Block Diagram 4          | 65  |
| Figure 32.9. Timer 3 Capture Mode Block Diagram 4        | 66  |
| Figure 33.1. PCA Block Diagram 4                         | 70  |
| Figure 33.2. PCA Counter/Timer Block Diagram 4           | 72  |
| Figure 33.3. PCA Interrupt Block Diagram 4               | 73  |
| Figure 33.4. PCA Capture Mode Diagram 4                  | 75  |
| Figure 33.5. PCA Software Timer Mode Diagram 4           | 76  |
| Figure 33.6. PCA High-Speed Output Mode Diagram 4        | 77  |
| Figure 33.7. PCA Frequency Output Mode 4                 | 78  |
| Figure 33.8. PCA 8-Bit PWM Mode Diagram 4                | 79  |
| Figure 33.9. PCA 9, 10 and 11-Bit PWM Mode Diagram 4     | 80  |
| Figure 33.10. PCA 16-Bit PWM Mode 4                      | 81  |
| Figure 33.11. PCA Module 5 with Watchdog Timer Enabled 4 | 82  |
| Figure 34.1. Typical C2 Pin Sharing 4                    | 93  |



# C8051F96x











26

# 3. Pinout and Package Definitions

| Nomo   | P      | in Numbe        | rs    | Tune  | Description                                                                                                                                                                                                                                                                                         |  |  |
|--------|--------|-----------------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Name   | DQFN76 | TQFP80          | QFN40 | туре  | Description                                                                                                                                                                                                                                                                                         |  |  |
| VBAT   | A5     | 8               | 5     | P In  | Battery Supply Voltage. Must be 1.8 to 3.6 V.                                                                                                                                                                                                                                                       |  |  |
| VBATDC | A6     | 10              | 5     | P In  | DC0 Input Voltage. Must be 1.8 to 3.6 V.                                                                                                                                                                                                                                                            |  |  |
| VDC    | A8     | 14              | 8     | P In  | Alternate Power Supply Voltage. Must be 1.8 to 3.6 V. This supply voltage must always be $\leq$ VBAT. Software may select this supply voltage to power the digital logic.                                                                                                                           |  |  |
|        |        |                 |       | P Out | Positive output of the dc-dc converter. A 1uF to 10uF ceramic capacitor is required on this pin when using the dc-dc converter. This pin can supply power to external devices when the dc-dc converter is enabled.                                                                                  |  |  |
| GNDDC  | A      | 12              | 7     | P In  | DC-DC converter return current path. This pin is typically tied to the ground plane.                                                                                                                                                                                                                |  |  |
| GND    | B6     | 13,64,66<br>,68 | 7     | G     | Required Ground.                                                                                                                                                                                                                                                                                    |  |  |
| IND    | B5     | 11              | 6     | P In  | DC-DC Inductor Pin. This pin requires a 560 nH inductor to VDC if the DC-DC converter is used.                                                                                                                                                                                                      |  |  |
| VIO    | B4     | 9               | 5     | P In  | I/O Power Supply for P0.0–P1.4 and P2.4–P7.0 pins. This supply voltage must always be $\leq$ VBAT.                                                                                                                                                                                                  |  |  |
| VIORF  | B7     | 15              | 8     | P In  | I/O Power Supply for P1.5–P2.3 pins. This supply voltage must always be $\leq$ VBAT.                                                                                                                                                                                                                |  |  |
| RST/   | A9     | 16              | 9     | D I/O | Device Reset. Open-drain output of internal POR or $V_{DD}$<br>monitor. An external source can initiate a system reset by<br>driving this pin low for at least 15 µs. A 1 k $\Omega$ to 5 k $\Omega$ pullur<br>to $V_{DD}$ is recommended. See Reset Sources Section for a<br>complete description. |  |  |
| C2CK   |        |                 |       | D I/O | Clock signal for the C2 Debug Interface.                                                                                                                                                                                                                                                            |  |  |
| P7.0/  | A10    | 17              | 10    | D I/O | Port 7.0. This pin can only be used as GPIO. The Crossba<br>cannot route signals to this pin and it cannot be configure<br>as an analog input. See Port I/O Section for a complete<br>description.                                                                                                  |  |  |
| C2D    |        |                 |       | D I/O | Bi-directional data signal for the C2 Debug Interface.                                                                                                                                                                                                                                              |  |  |
| VLCD   | A32    | 61              | 32    | P I/O | LCD Power Supply. This pin requires a 10 $\mu$ F capacitor to stabilize the charge pump.                                                                                                                                                                                                            |  |  |

## Table 3.1. Pin Definitions for the C8051F96x



#### 5.3. 8-Bit Mode

Setting the ADC08BE bit in register ADC0CF to 1 will put the ADC in 8-bit mode. In 8-bit mode, only the 8 MSBs of data are converted, allowing the conversion to be completed in two fewer SAR clock cycles than a 10-bit conversion. This can result in an overall lower power consumption since the system can spend more time in a low power mode. The two LSBs of a conversion are always 00 in this mode, and the ADC0L register will always read back 0x00.

#### 5.4. 12-Bit Mode

C8051F96x devices have an enhanced SAR converter that provides 12-bit resolution while retaining the 10- and 8-bit operating modes of the other devices in the family. When configured for 12-bit conversions, the ADC performs four 10-bit conversions using four different reference voltages and combines the results into a single 12-bit value. Unlike simple averaging techniques, this method provides true 12-bit resolution of AC or DC input signals without depending on noise to provide dithering. The converter also employs a hardware Dynamic Element Matching algorithm that reconfigures the largest elements of the internal DAC for each of the four 10-bit conversions to cancel the any matching errors, enabling the converter to achieve 12-bit linearity performance to go along with its 12-bit resolution. For best performance, the Low Power Oscillator should be selected as the system clock source while taking 12-bit ADC measurements.

The 12-bit mode is enabled by setting the AD012BE bit (ADC0AC.7) to logic 1 and configuring Burst Mode for four conversions as described in Section 5.2.3. The conversion can be initiated using any of the methods described in Section 5.2.1, and the 12-bit result will appear in the ADC0H and ADC0L registers. Since the 12-bit result is formed from a combination of four 10-bit results, the maximum output value is 4 x (1023) = 4092, rather than the max value of  $(2^{12} - 1) = 4095$  that is produced by a traditional 12-bit converter. To further increase resolution, the burst mode repeat value may be configured to any multiple of four conversions. For example, if a repeat value of 16 is selected, the ADC0 output will be a 14-bit number (sum of four 12-bit numbers) with 13 effective bits of resolution.



### SFR Definition 5.13. TOFFH: Temperature Sensor Offset High Byte

| Bit   | 7         | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|-------|-----------|--------|--------|--------|--------|--------|--------|--------|
| Name  | TOFF[9:2] |        |        |        |        |        |        |        |
| Туре  | R         | R      | R      | R      | R      | R      | R      | R      |
| Reset | Varies    | Varies | Varies | Varies | Varies | Varies | Varies | Varies |

SFR Page = 0xF; SFR Address = 0xBE

| Bit | Name      | Function                                                                                                                  |
|-----|-----------|---------------------------------------------------------------------------------------------------------------------------|
| 7:0 | TOFF[9:2] | <b>Temperature Sensor Offset High Bits.</b><br>Most Significant Bits of the 10-bit temperature sensor offset measurement. |

### SFR Definition 5.14. TOFFL: Temperature Sensor Offset Low Byte

| Bit   | 7         | 6      | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------|--------|---|---|---|---|---|---|
| Name  | TOFF[1:0] |        |   |   |   |   |   |   |
| Туре  | R         | R      |   |   |   |   |   |   |
| Reset | Varies    | Varies | 0 | 0 | 0 | 0 | 0 | 0 |

SFR Page = 0xF; SFR Address = 0xBD

| Bit | Name      | Function                                                                                                                  |
|-----|-----------|---------------------------------------------------------------------------------------------------------------------------|
| 7:6 | TOFF[1:0] | <b>Temperature Sensor Offset Low Bits.</b><br>Least Significant Bits of the 10-bit temperature sensor offset measurement. |
| 5:0 | Unused    | Read = 0; Write = Don't Care.                                                                                             |



# SFR Definition 7.3. CPT1CN: Comparator 1 Control

| Bit   | 7     | 6      | 5      | 4      | 3    | 2       | 1    | 0       |
|-------|-------|--------|--------|--------|------|---------|------|---------|
| Name  | CP1EN | CP1OUT | CP1RIF | CP1FIF | CP1H | YP[1:0] | CP1H | /N[1:0] |
| Туре  | R/W   | R      | R/W    | R/W    | R/W  |         | R/   | W       |
| Reset | 0     | 0      | 0      | 0      | 0    | 0       | 0    | 0       |

#### SFR Page= 0x0; SFR Address = 0x9A

| Bit | Name        | Function                                                                      |
|-----|-------------|-------------------------------------------------------------------------------|
| 7   | CP1EN       | Comparator1 Enable Bit.                                                       |
|     |             | 0: Comparator1 Disabled.                                                      |
|     |             | 1: Comparator1 Enabled.                                                       |
| 6   | CP1OUT      | Comparator1 Output State Flag.                                                |
|     |             | 0: Voltage on CP1+ < CP1                                                      |
|     |             | 1: Voltage on CP1+ > CP1                                                      |
| 5   | CP1RIF      | Comparator1 Rising-Edge Flag. Must be cleared by software.                    |
|     |             | 0: No Comparator1 Rising Edge has occurred since this flag was last cleared.  |
|     |             | 1: Comparator1 Rising Edge has occurred.                                      |
| 4   | CP1FIF      | Comparator1 Falling-Edge Flag. Must be cleared by software.                   |
|     |             | 0: No Comparator1 Falling-Edge has occurred since this flag was last cleared. |
|     |             | 1: Comparator1 Falling-Edge has occurred.                                     |
| 3:2 | CP1HYP[1:0] | Comparator1 Positive Hysteresis Control Bits.                                 |
|     |             | 00: Positive Hysteresis Disabled.                                             |
|     |             | 01: Positive Hysteresis = 5 mV.                                               |
|     |             | 10: Positive Hysteresis = 10 mV.<br>11: Desitive Hysteresis = 20 mV.          |
| 1.0 |             | The Positive Hysteresis = $20$ mV.                                            |
| 1:0 | CPTHYN[1:0] | Comparator1 Negative Hysteresis Control Bits.                                 |
|     |             | 00: Negative Hysteresis Disabled.                                             |
|     |             | UT: Negative Hysteresis = 5 mV.<br>10: Negative Hysteresis = 10 mV.           |
|     |             | 11: Negative Hysteresis = 10 mV.                                              |
|     |             |                                                                               |



# 11. Direct Memory Access (DMA0)

An on-chip direct memory access (DMA0) is included on the C8051F96x devices. The DMA0 subsystem allows autonomous variable-length data transfers between XRAM and peripheral SFR registers without CPU intervention. During DMA0 operation, the CPU is free to perform some other tasks. In order to save total system power consumption, the CPU and flash can be powered down. DMA0 improves the system performance and efficiency with high data throughput peripherals.

DMA0 contains seven independent channels, common control registers, and a DMA0 Engine (see Figure 11.1). Each channel includes a register that assigns a peripheral to the channel, a channel control register, and a set of SFRs that include XRAM address information and SFR address information used by the channel during a data transfer. The DMA0 architecture is described in detail in Section 11.1.

The DMA0 in C8051F96x devices supports four peripherals: AES0, ENC0, CRC1, and SPI1. Peripherals with DMA0 capability should be configured to work with the DMA0 through their own registers. The DMA0 provides up to seven channels, and each channel can be configured for one of nine possible data transfer functions:

- XRAM to ENC0L/M/H
- ENCOL/M/H sfrs to XRAM
- XRAM to CRC1IN sfr
- XRAM to SPI1DAT sfr
- SPI1DAT sfr to XRAM
- XRAM to AESOKIN sfr
- XRAM to AESOBIN sfr
- XRAM to AESOXIN sfr
- AES0YOUT sfr to XRAM

The DMA0 subsystem signals the MCU through a set of interrupt service routine flags. Interrupts can be generated when the DMA0 transfers half of the data length or full data length on any channel.



```
The 16-bit C8051F96x CRC algorithm can be described by the following code:
unsigned short UpdateCRC (unsigned short CRC_acc, unsigned char CRC_input)
ł
   unsigned char i;
                                        // loop counter
   #define POLY 0x1021
   // Create the CRC "dividend" for polynomial arithmetic (binary arithmetic
   // with no carries)
   CRC_acc = CRC_acc ^ (CRC_input << 8);</pre>
   // "Divide" the poly into the dividend using CRC XOR subtraction
   // CRC_acc holds the "remainder" of each divide
   11
   // Only complete this division for 8 bits since input is 1 byte
   for (i = 0; i < 8; i++)
   {
      // Check if the MSB is set (if MSB is 1, then the POLY can "divide"
      // into the "dividend")
      if ((CRC_acc & 0x8000) == 0x8000)
      {
         // if so, shift the CRC value, and XOR "subtract" the poly
         CRC_acc = CRC_acc << 1;</pre>
         CRC_acc ^= POLY;
      }
      else
      {
         // if not, just shift the CRC value
         CRC_acc = CRC_acc << 1;</pre>
      }
   }
   // Return the final remainder (CRC value)
   return CRC_acc;
}
```

The following table lists several input values and the associated outputs using the 16-bit C8051F96x CRC algorithm:

| Input                        | Output |
|------------------------------|--------|
| 0x63                         | 0xBD35 |
| 0x8C                         | 0xB1F4 |
| 0x7D                         | 0x4ECA |
| 0xAA, 0xBB, 0xCC             | 0x6CF6 |
| 0x00, 0x00, 0xAA, 0xBB, 0xCC | 0xB166 |

#### Table 12.1. Example 16-bit CRC Outputs





Figure 16.3. SFR Page Stack After SPI0 Interrupt Occurs

While in the SPI0 ISR, a PCA interrupt occurs. Recall the PCA interrupt is configured as a high priority interrupt, while the SPI0 interrupt is configured as a *low* priority interrupt. Thus, the CIP-51 will now vector to the high priority PCA ISR. Upon doing so, the CIP-51 will automatically place the SFR page needed to access the PCA's special function registers into the SFRPAGE register, SFR Page All Pages. The value that was in the SFRPAGE register before the PCA interrupt (SFR Page 0x00 for SPI00) is pushed down the stack into SFRNEXT. Likewise, the value that was in the SFRNEXT register before the PCA interrupt (in this case SFR Page 0x0F for SMB0ADR) is pushed down to the SFRLAST register, the "bottom" of the stack. Note that a value stored in SFRLAST (via a previous software write to the SFRLAST register) will be overwritten. See Figure 16.4.





Figure 16.6. SFR Page Stack Upon Return From SPI0 Interrupt

In the example above, all three bytes in the SFR Page Stack are accessible via the SFRPAGE, SFRNEXT, and SFRLAST special function registers. If the stack is altered while servicing an interrupt, it is possible to return to a different SFR Page upon interrupt exit than selected prior to the interrupt call. Direct access to the SFR Page stack can be useful to enable real-time operating systems to control and manage context switching between multiple tasks.

Push operations on the SFR Page Stack only occur on interrupt service, and pop operations only occur on interrupt exit (execution on the RETI instruction). The automatic switching of the SFRPAGE and operation of the SFR Page Stack as described above can be disabled in software by clearing the SFR Automatic Page Enable Bit (SFRPGEN) in the SFR Page Control Register (SFR0CN). See SFR Definition 16.1.



Rev. 0.3

#### Table 16.3. Special Function Registers (Continued)

SFRs are listed in alphabetical order. All undefined SFR locations are reserved

| Register | Address | SFR Page  | Description                                 | Page |
|----------|---------|-----------|---------------------------------------------|------|
| CRC1CN   | 0xBE    | 0x2       | CRC1 Control                                | 172  |
| CRC1IN   | 0xB9    | 0x2       | CRC1 In                                     | 173  |
| CRC10UTH | 0xBB    | 0x2       | CRC1 Out High                               | 174  |
| CRC1OUTL | 0xBA    | 0x2       | CRC1 Out Low                                | 174  |
| CRC1POLH | 0xBD    | 0x2       | CRC1 Polynomial High                        | 173  |
| CRC1POLL | 0xBC    | 0x2       | CRC1 Polynomial Low                         | 173  |
| DC0CF    | 0xB2    | 0x2       | DC0 Configuration                           | 279  |
| DC0CN    | 0xB1    | 0x2       | DC0 Control                                 | 278  |
| DC0MD    | 0xB3    | 0x2       | DC0 Mode                                    | 280  |
| DC0RDY   | 0xFD    | 0x2       | DC0 Ready                                   | 281  |
| DEVICEID | 0xE9    | 0xF       | Device ID                                   | 254  |
| DMA0BUSY | 0xD5    | 0x2       | DMA0 Busy                                   | 153  |
| DMA0EN   | 0xD2    | 0x2       | DMA0 Enable                                 | 150  |
| DMA0INT  | 0xD3    | 0x2       | DMA0 Interrupt                              | 151  |
| DMA0MINT | 0xD4    | 0x2       | DMA0 Middle Interrupt                       | 152  |
| DMA0NAOH | 0xCD    | 0x2       | DMA0 Address Offset High (Selected Channel) | 158  |
| DMA0NAOL | 0xCC    | 0x2       | DMA0 Address Offset Low (Selected Channel)  | 158  |
| DMA0NBAH | 0xCB    | 0x2       | DMA0 Base Address High (Selected Channel)   | 157  |
| DMA0NBAL | 0xCA    | 0x2       | DMA0 Base Address Low (Selected Channel)    | 157  |
| DMA0NCF  | 0xC9    | 0x2       | DMA0 Configuration                          | 156  |
| DMA0NMD  | 0xD6    | 0x2       | DMA0 Mode (Selected Channel)                | 155  |
| DMA0NSZH | 0xCF    | 0x2       | DMA0 Size High (Selected Channel)           | 159  |
| DMA0NSZL | 0xCE    | 0x2       | DMA0 Size Low (Selected Channel)            | 159  |
| DMA0SEL  | 0xD1    | 0x2       | DMA0 Channel Select                         | 154  |
| DPH      | 0x83    | All Pages | Data Pointer High                           | 121  |
| DPL      | 0x82    | All Pages | Data Pointer Low                            | 121  |
| EIE1     | 0xE6    | All Pages | Extended Interrupt Enable 1                 | 243  |
| EIE2     | 0xE7    | All Pages | Extended Interrupt Enable 2                 | 245  |
| EIP1     | 0xF6    | All Pages | Extended Interrupt Priority 1               | 244  |
| EIP2     | 0xF7    | All Pages | Extended Interrupt Priority 2               | 246  |
| EMI0CF   | 0xAB    | 0x0       | EMIF Configuration                          | 133  |
| EMIOCN   | 0xAA    | 0x0       | EMIF Control                                | 132  |
| EMIOTC   | 0xAF    | 0x0       | EMIF Timing Control                         | 138  |
| ENC0CN   | 0xC5    | 0x2       | ENC0 Control                                | 214  |



## **19. Power Management**

C8051F96x devices support 6 power modes: Normal, Idle, Stop, Low Power Idle, Suspend, and Sleep. The power management unit (PMU0) allows the device to enter and wake-up from the available power modes. A brief description of each power mode is provided in Table 19.1. Detailed descriptions of each mode can be found in the following sections.

| Power Mode        | Description                                                                                                | Wake-Up<br>Sources                                                                       | Power Savings                                                                             |
|-------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| Normal            | Device fully functional                                                                                    | N/A                                                                                      | Excellent MIPS/mW                                                                         |
| Idle              | All peripherals fully functional.<br>Very easy to wake up.                                                 | Any Interrupt.                                                                           | Good<br>No Code Execution                                                                 |
| Stop              | Legacy 8051 low power mode.<br>A reset is required to wake up.                                             | Any Reset.                                                                               | Good<br>No Code Execution<br>Precision Oscillator Disabled                                |
| Low Power<br>Idle | Improved Idle mode that uses clock gating to save power.                                                   | Any Interrupt                                                                            | Very Good<br>No Code Execution<br>Selective Clock Gating                                  |
| Suspend           | Similar to Stop Mode, but very fast<br>wake-up time and code resumes<br>execution at the next instruction. | SmaRTClock,<br>Port Match,<br>Comparator0,<br>RST pin,<br>Pulse Counter<br>VBAT Monitor. | Very Good<br>No Code Execution<br>All Internal Oscillators Disabled<br>System Clock Gated |
| Sleep             | Ultra Low Power and flexible<br>wake-up sources. Code resumes<br>execution at the next instruction.        | SmaRTClock,<br>Port Match,<br>Comparator0,<br>RST pin,<br>Pulse Counter<br>VBAT Monitor. | Excellent<br>Power Supply Gated<br>All Oscillators except SmaRT-<br>Clock Disabled        |

| Table | 19.1. | Power   | Modes |
|-------|-------|---------|-------|
| TUDIC |       | 1 01101 | moucs |

In battery powered systems, the system should spend as much time as possible in sleep mode in order to preserve battery life. When a task with a fixed number of clock cycles needs to be performed, the device should switch to normal mode, finish the task as quickly as possible, and return to sleep mode. Idle mode, low power idle mode, and suspend mode provide a very fast wake-up time; however, the power savings in these modes will not be as much as in sleep Mode. Stop Mode is included for legacy reasons; the system will be more power efficient and easier to wake up when idle, low power idle, suspend, or sleep mode is used.

Although switching power modes is an integral part of power management, enabling/disabling individual peripherals as needed will help lower power consumption in all power modes. Each analog peripheral can be disabled when not in use or placed in a low power mode. Digital peripherals such as timers or serial busses draw little power whenever they are not in use. Digital peripherals draw no power in Sleep Mode.



#### SFR Definition 25.13. PC0CMP0H: PC0 Comparator 0 High (MSB)

| Bit    | 7                                  | 6 | 5 | 4  | 3 | 2 | 1 | 0 |
|--------|------------------------------------|---|---|----|---|---|---|---|
| Name   | PC0CMP0H[23:16]                    |   |   |    |   |   |   |   |
| Туре   |                                    |   |   | R/ | W |   |   |   |
| Reset  | 0                                  | 0 | 0 | 0  | 0 | 0 | 0 | 0 |
| SFR Ad | SFR Address = 0xE3; SFR Page = 0x2 |   |   |    |   |   |   |   |
| D:4    | Mana                               |   |   |    | E |   |   |   |

| Bit | Name            | Function                   |
|-----|-----------------|----------------------------|
| 7:0 | PC0CMP0H[23:16] | PC0 Comparator 0 High Byte |
|     |                 | Bits 23:16 of Counter 0.   |

#### SFR Definition 25.14. PC0CMP0M: PC0 Comparator 0 Middle

| Bit   | 7                                           | 6               | 5                       | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|---------------------------------------------|-----------------|-------------------------|---|---|---|---|---|--|--|
| Nam   | e                                           | PC0CMP0M[15:8]  |                         |   |   |   |   |   |  |  |
| Туре  | 9                                           | R/W             |                         |   |   |   |   |   |  |  |
| Rese  | et 0                                        | 0 0 0 0 0 0 0 0 |                         |   |   |   |   | 0 |  |  |
| SFR A | Address = 0xE                               | 2; SFR Page     | e = 0x2                 |   |   |   |   |   |  |  |
| Bit   | Name                                        | •               | Function                |   |   |   |   |   |  |  |
| 7:0   | PC0CMP0M[15:8] PC0 Comparator 0 Middle Byte |                 |                         |   |   |   |   |   |  |  |
|       |                                             | Bi              | Bits 15:8 of Counter 0. |   |   |   |   |   |  |  |

#### SFR Definition 25.15. PC0CMP0L: PC0 Comparator 0 Low (LSB)

| Bit   | 7             | 6   | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|---------------|-----|---|---|---|---|---|---|--|
| Name  | PC0CMP0L[7:0] |     |   |   |   |   |   |   |  |
| Туре  |               | R/W |   |   |   |   |   |   |  |
| Reset | 0             | 0   | 0 | 0 | 0 | 0 | 0 | 0 |  |

#### SFR Address = 0xE1; SFR Page = 0x2

| Bit | Name          | Function                  |
|-----|---------------|---------------------------|
| 7:0 | PC0CMP0L[7:0] | PC0 Comparator 0 Low Byte |
|     |               | Bits 7:0 of Counter 0.    |

**Note:** PC0CMP0L must be written last after writing PC0CMP0M and PC0CMP0H. After writing PC0CMP0L, the synchronization into the PC clock domain can take 2 RTC clock cycles.



# SFR Definition 27.1. XBR0: Port I/O Crossbar Register 0

| Bit   | 7     | 6    | 5     | 4    | 3      | 2     | 1     | 0     |
|-------|-------|------|-------|------|--------|-------|-------|-------|
| Name  | CP1AE | CP1E | CP0AE | CP0E | SYSCKE | SMB0E | SPI0E | URT0E |
| Туре  | R/W   | R/W  | R/W   | R/W  | R/W    | R/W   | R/W   | R/W   |
| Reset | 0     | 0    | 0     | 0    | 0      | 0     | 0     | 0     |

#### SFR Page = 0x0 and 0xF; SFR Address = 0xE1

| Bit     | Name          | Function                                                                     |
|---------|---------------|------------------------------------------------------------------------------|
| 7       | CP1AE         | Comparator1 Asynchronous Output Enable.                                      |
|         |               | 0: Asynchronous CP1 output unavailable at Port pin.                          |
|         |               | 1: Asynchronous CP1 output routed to Port pin.                               |
| 6       | CP1E          | Comparator1 Output Enable.                                                   |
|         |               | 0: CP1 output unavailable at Port pin.                                       |
|         |               | 1: CP1 output routed to Port pin.                                            |
| 5       | CP0AE         | Comparator0 Asynchronous Output Enable.                                      |
|         |               | 0: Asynchronous CP0 output unavailable at Port pin.                          |
|         |               | 1: Asynchronous CP0 output routed to Port pin.                               |
| 4       | CP0E          | Comparator0 Output Enable.                                                   |
|         |               | 0: CP1 output unavailable at Port pin.                                       |
|         |               | 1: CP1 output routed to Port pin.                                            |
| 3       | SYSCKE        | SYSCLK Output Enable.                                                        |
|         |               | 0: SYSCLK output unavailable at Port pin.                                    |
|         |               | 1: SYSCLK output routed to Port pin.                                         |
| 2       | SMB0E         | SMBus I/O Enable.                                                            |
|         |               | 0: SMBus I/O unavailable at Port pin.                                        |
|         |               | 1: SDA and SCL routed to Port pins.                                          |
| 1       | SPI0E         | SPI0 I/O Enable                                                              |
|         |               | 0: SPI0 I/O unavailable at Port pin.                                         |
|         |               | 1: SCK, MISO, and MOSI (for SPI0) routed to Port pins.                       |
|         |               | NSS (for SPI0) fouted to Port pin only if SPI0 is conligured to 4-wire mode. |
| 0       | URT0E         | UARTO Output Enable.                                                         |
|         |               | 0: UAR I I/O unavailable at Port pin.                                        |
|         |               |                                                                              |
| Note: S | SPI0 can be a | ssigned either 3 or 4 Port I/O pins.                                         |



### SFR Definition 27.36. P6MDIN: Port6 Input Mode

| Bit   | 7   | 6           | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|-----|-------------|---|---|---|---|---|---|--|
| Name  |     | P6MDIN[7:0] |   |   |   |   |   |   |  |
| Туре  | R/W |             |   |   |   |   |   |   |  |
| Reset | 1   | 1           | 1 | 1 | 1 | 1 | 1 | 1 |  |

SFR Page = 0xF; SFR Address = 0xF4

| Bit | Name        | Function                                                                                                                                                                                                                                                                                          |
|-----|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | P6MDIN[3:0] | Analog Configuration Bits for P6.7–P6.0 (respectively).                                                                                                                                                                                                                                           |
|     |             | <ul><li>Port pins configured for analog mode have their weak pullup and digital receiver disabled. The digital driver is not explicitly disabled.</li><li>0: Corresponding P6.n pin is configured for analog mode.</li><li>1: Corresponding P6.n pin is not configured for analog mode.</li></ul> |

### SFR Definition 27.37. P6MDOUT: Port6 Output Mode

| Bit   | 7            | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|--------------|---|---|---|---|---|---|---|
| Name  | P6MDOUT[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W          |   |   |   |   |   |   |   |
| Reset | 0            | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

#### SFR Page = 0xF; SFR Address = 0xFB

| Bit | Name         | Function                                                                                                                                                                                          |
|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | P6MDOUT[7:0] | Output Configuration Bits for P6.7–P6.0 (respectively).                                                                                                                                           |
|     |              | These bits control the digital driver even when the corresponding bit in register P6MDIN is logic 0.<br>0: Corresponding P6.n Output is open-drain.<br>1: Corresponding P6.n Output is push-pull. |



|            | Values Read      |                                         |         |                                               |                                                                                             |                                                        |   | lues<br>Nrit | tus<br>ected |                         |
|------------|------------------|-----------------------------------------|---------|-----------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------|---|--------------|--------------|-------------------------|
| Mode       | Status<br>Vector | ACKRQ                                   | ARBLOST | ACK                                           | Current SMbus State                                                                         | Typical Response Options                               |   | STO          | ACK          | Next Star<br>Vector Exp |
| L          |                  | 0                                       | 0       | 0                                             | A slave byte was transmitted;<br>NACK received.                                             | No action required (expecting STOP condition).         | 0 | 0            | х            | 0001                    |
| smitte     | 0100             | 0                                       | 0       | 1                                             | A slave byte was transmitted;<br>ACK received.                                              | Load SMB0DAT with next data byte to transmit.          | 0 | 0            | х            | 0100                    |
| e Tran     |                  | 0                                       | 1       | х                                             | A Slave byte was transmitted;<br>error detected.                                            | No action required (expecting Master to end transfer). | 0 | 0            | х            | 0001                    |
| Slav       | 0101             | 0                                       | x       | x                                             | An illegal STOP or bus error<br>was detected while a Slave<br>Transmission was in progress. | Clear STO.                                             |   | 0            | х            | _                       |
|            | 0010             | 0                                       | 0       | v                                             | A slave address + R/W was received; ACK sent.                                               | If Write, Set ACK for first data byte.                 | 0 | 0            | 1            | 0000                    |
|            |                  |                                         | 0       | ^                                             |                                                                                             | If Read, Load SMB0DAT with data byte                   | 0 | 0            | х            | 0100                    |
|            |                  |                                         |         |                                               | Lost arbitration as master;<br>slave address + R/W received;<br>ACK sent.                   | If Write, Set ACK for first data byte.                 | 0 | 0            | 1            | 0000                    |
| eiver      |                  | 0                                       | 1       | Х                                             |                                                                                             | If Read, Load SMB0DAT with data byte                   | 0 | 0            | х            | 0100                    |
| Slave Rece |                  |                                         |         |                                               |                                                                                             | Reschedule failed transfer                             | 1 | 0            | Х            | 1110                    |
|            | 0001             | 0                                       | 0       | x                                             | A STOP was detected while<br>addressed as a Slave Trans-<br>mitter or Slave Receiver.       | Clear STO.                                             | 0 | 0            | x            | —                       |
|            |                  | 0                                       | 1       | х                                             | Lost arbitration while attempt-<br>ing a STOP.                                              | No action required (transfer complete/aborted).        | 0 | 0            | 0            | _                       |
|            | 0000             |                                         | 0       | v                                             |                                                                                             | Set ACK for next data byte;<br>Read SMB0DAT.           | 0 | 0            | 1            | 0000                    |
|            | 0000             | Set NACK for next data by Read SMB0DAT. |         | Set NACK for next data byte;<br>Read SMB0DAT. | 0                                                                                           | 0                                                      | 0 | 0000         |              |                         |
| no         | 0010             | 0                                       | 1       | v                                             | Lost arbitration while attempt-<br>ing a repeated START.                                    | Abort failed transfer.                                 | 0 | 0            | Х            | —                       |
| nditic     | 0010             | 0                                       |         | ^                                             |                                                                                             | Reschedule failed transfer.                            | 1 | 0            | Х            | 1110                    |
| Cor        | 0001             | 0                                       | 1       | x                                             | Lost arbitration due to a detected STOP.                                                    | Abort failed transfer.                                 | 0 | 0            | Х            | —                       |
| rror       |                  | 5                                       | _       |                                               |                                                                                             | Reschedule failed transfer.                            | 1 | 0            | Х            | 1110                    |
| IS E       | 0000             | 0                                       | 1       | х                                             | Lost arbitration while transmit-                                                            | Abort failed transfer.                                 | 0 | 0            | Х            | —                       |
| But        |                  |                                         | -       |                                               | ting a data byte as master.                                                                 | Reschedule failed transfer.                            | 1 | 0            | Х            | 1110                    |



# Table 29.2. Timer Settings for Standard Baud RatesUsing an External 22.1184 MHz Oscillator

|             | Frequency: 22.1184 MHz       |                      |                                  |                       |                                                 |                  |                                  |
|-------------|------------------------------|----------------------|----------------------------------|-----------------------|-------------------------------------------------|------------------|----------------------------------|
|             | Target<br>Baud Rate<br>(bps) | Baud Rate<br>% Error | Oscilla-<br>tor Divide<br>Factor | Timer Clock<br>Source | SCA1–SCA0<br>(pre-scale<br>select) <sup>1</sup> | T1M <sup>1</sup> | Timer 1<br>Reload<br>Value (hex) |
|             | 230400                       | 0.00%                | 96                               | EXTCLK / 8            | 11                                              | 0                | 0xFA                             |
|             | 115200                       | 0.00%                | 192                              | EXTCLK / 8            | 11                                              | 0                | 0xF4                             |
| ε.          | 57600                        | 0.00%                | 384                              | EXTCLK / 8            | 11                                              | 0                | 0xE8                             |
| < fro       | 28800                        | 0.00%                | 768                              | EXTCLK / 8            | 11                                              | 0                | 0xD0                             |
| scLh        | 14400                        | 0.00%                | 1536                             | EXTCLK / 8            | 11                                              | 0                | 0xA0                             |
| SYS<br>Inte | 9600                         | 0.00%                | 2304                             | EXTCLK / 8            | 11                                              | 0                | 0x70                             |
| Notes:      |                              |                      |                                  |                       |                                                 |                  |                                  |

1. SCA1–SCA0 and T1M bit definitions can be found in Section 32.1.

2. X = Don't care.





\* SCK is shown for CKPOL = 0. SCK is the opposite polarity for CKPOL = 1.





#### Figure 30.9. SPI Master Timing (CKPHA = 1)



426



Figure 32.1. T0 Mode 0 Block Diagram

#### 32.1.2. Mode 1: 16-bit Counter/Timer

Mode 1 operation is the same as Mode 0, except that the counter/timer registers use all 16 bits. The counter/timers are enabled and configured in Mode 1 in the same manner as for Mode 0.

#### 32.1.3. Mode 2: 8-bit Counter/Timer with Auto-Reload

Mode 2 configures Timer 0 and Timer 1 to operate as 8-bit counter/timers with automatic reload of the start value. TL0 holds the count and TH0 holds the reload value. When the counter in TL0 overflows from all ones to 0x00, the timer overflow flag TF0 (TCON.5) is set and the counter in TL0 is reloaded from TH0. If Timer 0 interrupts are enabled, an interrupt will occur when the TF0 flag is set. The reload value in TH0 is not changed. TL0 must be initialized to the desired value before enabling the timer for the first count to be correct. When in Mode 2, Timer 1 operates identically to Timer 0.

Both counter/timers are enabled and configured in Mode 2 in the same manner as Mode 0. Setting the TR0 bit (TCON.4) enables the timer when either GATE0 (TMOD.3) is logic 0 or when the input signal INT0 is active as defined by bit IN0PL in register IT01CF (see Section "17.6. External Interrupts INT0 and INT1" on page 247 for details on the external input signals INT0 and INT1).



## SFR Definition 32.16. TMR3L: Timer 3 Low Byte

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------------|---|---|---|---|---|---|---|
| Name  | TMR3L[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W        |   |   |   |   |   |   |   |
| Reset | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

SFR Page = 0x0; SFR Address = 0x94

| Bit | Name       | Function                                                                                                                                      |
|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | TMR3L[7:0] | Timer 3 Low Byte.                                                                                                                             |
|     |            | In 16-bit mode, the TMR3L register contains the low byte of the 16-bit Timer 3. In 8-bit mode, TMR3L contains the 8-bit low byte timer value. |

### SFR Definition 32.17. TMR3H Timer 3 High Byte

| Bit   | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|------------|---|---|---|---|---|---|---|
| Name  | TMR3H[7:0] |   |   |   |   |   |   |   |
| Туре  | R/W        |   |   |   |   |   |   |   |
| Reset | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

SFR Page = 0x0; SFR Address = 0x95

| Bit | Name       | Function                                                                                                                                        |
|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | TMR3H[7:0] | Timer 3 High Byte.                                                                                                                              |
|     |            | In 16-bit mode, the TMR3H register contains the high byte of the 16-bit Timer 3. In 8-bit mode, TMR3H contains the 8-bit high byte timer value. |

