### Atmel - AT80C51RD2-RLRUM Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                      |
|----------------------------|-------------------------------------------------------------|
| Core Processor             | 80C51                                                       |
| Core Size                  | 8-Bit                                                       |
| Speed                      | 40MHz                                                       |
| Connectivity               | UART/USART                                                  |
| Peripherals                | POR, PWM, WDT                                               |
| Number of I/O              | 32                                                          |
| Program Memory Size        | -                                                           |
| Program Memory Type        | ROMIess                                                     |
| EEPROM Size                | -                                                           |
| RAM Size                   | 1K x 8                                                      |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                 |
| Data Converters            | -                                                           |
| Oscillator Type            | Internal                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                           |
| Mounting Type              | Surface Mount                                               |
| Package / Case             | 44-LQFP                                                     |
| Supplier Device Package    | 44-VQFP (10x10)                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/atmel/at80c51rd2-rlrum |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3. Pin Configurations



\*NIC: No Internal Connection



## Table 3-1. Pin Description (Continued)

|             |         | Pin Numb       | er           |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|-------------|---------|----------------|--------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Mnemonic    | DIL     | PLCC44         | VQFP44 1.4   | Туре  | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| P2.0 - P2.7 | 21 - 28 | 24 - 31        | 18 - 25      | I/O   | <b>Port 2</b> : Port 2 is an 8-bit bi-directional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 2 pins that are externally pulled low will source current because of the internal pull-ups. Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @Ri), Port 2 emits the contents of the P2 SFR. Some Port 2 pins receive the high order address bits during ROM reading and verification:<br>P2.0 to P2.5 for 16 KB devices |  |  |  |  |  |
| P3.0 - P3.7 | 10 - 17 | 11,<br>13 - 19 | 5,<br>7 - 13 | I/O   | <b>Port 3:</b> Port 3 is an 8-bit bi-directional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source current because of the internal pull-ups. Port 3 also serves the special features of the 80C51 family, as listed below.                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|             | 10      | 11             | 5            | I     | RXD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|             | 11      | 13             | 7            | 0     | TXD (P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|             | 12      | 14             | 8            | I     | <b>INTO (P3.2):</b> External interrupt 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|             | 13      | 15             | 9            | I     | INT1 (P3.3): External interrupt 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|             | 14      | 16             | 10           | I     | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|             | 15      | 17             | 11           | I     | T1 (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|             | 16      | 18             | 12           | 0     | WR (P3.6): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|             | 17      | 19             | 13           | 0     | RD (P3.7): External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| RST         | 9       | 10             | 4            | I/O   | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ . This pin is an output when the hardware watchdog forces a system reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| ALE/PROG    | 30      | 33             | 27           | O (I) | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 (1/3 in X2 mode) the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during Flash programming. ALE can be disabled by setting SFR's AUXR.0 bit. With this bit set, ALE will be inactive during internal fetches.                                                                                                                                                                                                                                       |  |  |  |  |  |
| PSEN        | 29      | 32             | 26           | 0     | <b>Program Strobe Enable:</b> The read strobe to external program memory. When executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| EA          | 31      | 35             | 29           | I     | <b>External Access Enable:</b> $\overline{EA}$ must be externally held low to enable the device to fetch code from external program memory locations. If security level 1 is programmed, $\overline{EA}$ will be internally latched on Reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |



Table 3 shows all SFRs with their address and their reset value.

Table 4-1.SFR Mapping

|     | Bit<br>Addressable |                    |                     | No                  | on-bit Addressa      | ble                  |                      |                     |     |
|-----|--------------------|--------------------|---------------------|---------------------|----------------------|----------------------|----------------------|---------------------|-----|
|     | 0/8                | 1/9                | 2/A                 | 3/B                 | 4/C                  | 5/D                  | 6/E                  | 7/F                 |     |
| F8h |                    | CH<br>0000 0000    | CCAP0H<br>XXXX XXXX | CCAP1H<br>XXXX XXXX | CCAPL2H<br>XXXX XXXX | CCAPL3H<br>XXXX XXXX | CCAPL4H<br>XXXX XXXX |                     | FFh |
| F0h | B<br>0000 0000     |                    |                     |                     |                      |                      |                      |                     | F7h |
| E8h |                    | CL<br>0000 0000    | CCAPOL<br>XXXX XXXX | CCAP1L<br>XXXX XXXX | CCAPL2L<br>XXXX XXXX | CCAPL3L<br>XXXX XXXX | CCAPL4L<br>XXXX XXXX |                     | EFh |
| E0h | ACC<br>0000 0000   |                    |                     |                     |                      |                      |                      |                     | E7h |
| D8h | CCON<br>00X0 0000  | CMOD<br>00XX X000  | CCAPM0<br>X000 0000 | CCAPM1<br>X000 0000 | CCAPM2<br>X000 0000  | CCAPM3<br>X000 0000  | CCAPM4<br>X000 0000  |                     | DFh |
| D0h | PSW<br>0000 0000   |                    |                     |                     |                      |                      |                      |                     | D7h |
| C8h | T2CON<br>0000 0000 | T2MOD<br>XXXX XX00 | RCAP2L<br>0000 0000 | RCAP2H<br>0000 0000 | TL2<br>0000 0000     | TH2<br>0000 0000     |                      |                     | CFh |
| C0h |                    |                    |                     |                     |                      |                      |                      |                     | C7h |
| B8h | IPL0<br>X000 000   | SADEN<br>0000 0000 |                     |                     |                      |                      |                      |                     | BFh |
| B0h | P3<br>1111 1111    | IE1<br>XXXX XXX0b  | IPL1<br>XXXX XXX0b  | IPH1<br>XXXX XXX0b  |                      |                      |                      | IPH0<br>X000 0000   | B7h |
| A8h | IE0<br>0000 0000   | SADDR<br>0000 0000 |                     |                     |                      |                      |                      |                     | AFh |
| A0h | P2<br>1111 1111    |                    | AUXR1<br>XXXX XXX0  |                     |                      |                      | WDTRST<br>XXXX XXXX  | WDTPRG<br>XXXX X000 | A7h |
| 98h | SCON<br>0000 0000  | SBUF<br>XXXX XXXX  | BRL<br>0000 0000    | BDRCON<br>XXX0 0000 | KBLS<br>0000 0000    | KBE<br>0000 0000     | KBF<br>0000 0000     |                     | 9Fh |
| 90h | P1<br>1111 1111    |                    |                     |                     |                      |                      |                      | CKRL<br>1111 1111   | 97h |
| 88h | TCON<br>0000 0000  | TMOD<br>0000 0000  | TL0<br>0000 0000    | TL1<br>0000 0000    | TH0<br>0000 0000     | TH1<br>0000 0000     | AUXR<br>XX0X 0000    | CKCON0<br>0000 0000 | 8Fh |
| 80h | P0<br>1111 1111    | SP<br>0000 0111    | DPL<br>0000 0000    | DPH<br>0000 0000    |                      |                      |                      | PCON<br>00X1 0000   | 87h |
|     | 0/8                | 1/9                | 2/A                 | 3/B                 | 4/C                  | 5/D                  | 6/E                  | 7/F                 |     |

Reserved





## 5. Oscillators

### 5.1 Overview

One oscillator is available for CPU:

• OSC used for high frequency (3 MHz to 40 MHz)

In order to optimize the power consumption and the execution time needed for a specific task, an internal prescaler feature has been implemented between the selected oscillator and the CPU.

### 5.2 Registers

 Table 5-1.
 Clock Reload Register

| 7             | 6               | 5               | 4                | 3        | 2 | 1 | 0 |
|---------------|-----------------|-----------------|------------------|----------|---|---|---|
| -             | -               | -               | -                | -        | - | - | - |
| Bit<br>Number | Bit<br>Mnemonic | Description     |                  |          |   |   |   |
| 7:0           | CKRL            | Clock Reload Re | egister: Prescal | er value |   |   |   |

Reset Value = 1111 1111b

Not bit addressable

### 5.2.1 Prescaler Divider

A hardware RESET puts the prescaler divider in the following state:

- CKRL = FFh:  $F_{CLK CPU} = F_{CLK PERIPH} = F_{OSC}/2$  (Standard C51 feature) KS signal selects OSC:  $F_{CLK OUT} = F_{OSC}$
- Any value between FFh down to 00h can be written by software into CKRL register in order to divide frequency of the selected oscillator:
  - CKRL = 00h: minimum frequency
    - $F_{CLK CPU} = F_{CLK PERIPH} = F_{OSC}/1020$  (Standard Mode)

 $F_{CLK CPU} = F_{CLK PERIPH} = F_{OSC}/510$  (X2 Mode)

- CKRL = FFh: maximum frequency
  - $F_{CLK CPU} = F_{CLK PERIPH} = F_{OSC}/2$  (Standard Mode)
  - $F_{CLK CPU} = F_{CLK PERIPH} = F_{OSC}$  (X2 Mode)
- F<sub>CLK CPU</sub> and F<sub>CLK PERIPH</sub> In X2 mode:

$$F_{CPU} = F_{CLKPERIPH} = \frac{F_{OSC}}{2 \times (255 - CKRL)}$$

In X1 mode: 
$$F_{CPU} = F_{CLKPERIPH} = \frac{F_{OSCA}}{4 \times (255 - CKRL)}$$



# 7. Dual Data Pointer Register

The additional data pointer can be used to speed up code execution and reduce code size.

The dual DPTR structure is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called DPS = AUXR1.0 (see Table 7-1) that allows the program code to switch between them (Refer to Figure 7-1).





**Table 7-1.**AUXR1 RegisterAUXR1- Auxiliary Register 1(0A2h)

| 7             | 6               | 5                                        | 4                                                                               | 3                 | 2               | 1         | 0   |  |  |
|---------------|-----------------|------------------------------------------|---------------------------------------------------------------------------------|-------------------|-----------------|-----------|-----|--|--|
| -             | -               | -                                        | -                                                                               | GF3               | 0               | -         | DPS |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Descriptio                               | n                                                                               |                   |                 |           |     |  |  |
| 7             | -               | <b>Reserved</b><br>The value r           | teserved<br>'he value read from this bit is indeterminate. Do not set this bit. |                   |                 |           |     |  |  |
| 6             | -               | <b>Reserved</b><br>The value r           | read from this b                                                                | bit is indetermin | ate. Do not set | this bit. |     |  |  |
| 5             | -               | Reserved                                 |                                                                                 |                   |                 |           |     |  |  |
| 4             | -               | <b>Reserved</b><br>The value r           | ead from this b                                                                 | pit is indetermin | ate. Do not set | this bit. |     |  |  |
| 3             | GF3             | This bit is a                            | general purpo                                                                   | ose user flag.    |                 |           |     |  |  |
| 2             | 0               | Always clea                              | ared <sup>(1)</sup> .                                                           |                   |                 |           |     |  |  |
| 1             | -               | Reserved<br>The value r                  |                                                                                 |                   |                 |           |     |  |  |
| 0             | DPS             | Data Point<br>Cleared to<br>Set to selec | <b>er Selection</b><br>select DPTR0.<br>ct DPTR1.                               |                   |                 |           |     |  |  |

Reset Value: XXXX XXXX0b

Not bit addressable

Note: 1. Bit 2 stuck at 0; this allows to use INC AUXR1 to toggle DPS without changing GF3.



| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                  |
|---------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3             | XRS1            | XRAM Size                                                                                                                                                                                                                    |
| 2             | XRS0            | XRS1         XRS0         XRAM Size           0         0         256 bytes (default)           0         1         512 bytes           1         0         768 bytes           1         1         1024 bytes               |
| 1             | EXTRAM          | EXTRAM bit<br>Cleared to access internal XRAM using MOVX @ Ri/ @ DPTR.<br>Set to access external memory.<br>Programmed by hardware after Power-up regarding Hardware Security Byte (HSB),<br>default setting, XRAM selected. |
| 0             | AO              | ALE Output bit<br>Cleared, ALE is emitted at a constant rate of 1/6 the oscillator frequency (or 1/3 if X2<br>mode is used) (default). Set, ALE is active only if a MOVX or MOVC instruction is used.                        |

Reset Value = XX0X 00'HSB.XRAM'0b (see Table 8-1)

Not bit addressable



| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                                            |
|---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | TF2             | <b>Timer 2 overflow Flag</b><br>Must be cleared by software.<br>Set by hardware on Timer 2 overflow, if RCLK = 0 and TCLK = 0.                                                                                                                                                                                                         |
| 6             | EXF2            | Timer 2 External Flag<br>Set when a capture or a reload is caused by a negative transition on T2EX pin if<br>EXEN2 = 1.<br>When set, causes the CPU to vector to Timer 2 interrupt routine when Timer 2 interrupt<br>is enabled.<br>Must be cleared by software. EXF2 doesn't cause an interrupt in Up/down counter<br>mode (DCEN = 1) |
| 5             | RCLK            | <b>Receive Clock bit</b><br>Cleared to use timer 1 overflow as receive clock for serial port in mode 1 or 3.<br>Set to use Timer 2 overflow as receive clock for serial port in mode 1 or 3.                                                                                                                                           |
| 4             | TCLK            | <b>Transmit Clock bit</b><br>Cleared to use timer 1 overflow as transmit clock for serial port in mode 1 or 3.<br>Set to use Timer 2 overflow as transmit clock for serial port in mode 1 or 3.                                                                                                                                        |
| 3             | EXEN2           | <b>Timer 2 External Enable bit</b><br>Cleared to ignore events on T2EX pin for Timer 2 operation.<br>Set to cause a capture or reload when a negative transition on T2EX pin is detected, if<br>Timer 2 is not used to clock the serial port.                                                                                          |
| 2             | TR2             | Timer 2 Run control bit<br>Cleared to turn off Timer 2.<br>Set to turn on Timer 2.                                                                                                                                                                                                                                                     |
| 1             | C/T2#           | <b>Timer/Counter 2 select bit</b><br>Cleared for timer operation (input from internal clock system: F <sub>CLK PERIPH</sub> ).<br>Set for counter operation (input from T2 input pin, falling edge trigger). Must be 0 for<br>clock out mode.                                                                                          |
| 0             | CP/RL2#         | <b>Timer 2 Capture/Reload bit</b><br>If RCLK = 1 or TCLK = 1, CP/RL2# is ignored and timer is forced to auto-reload on<br>Timer 2 overflow.<br>Cleared to auto-reload on Timer 2 overflows or negative transitions on T2EX pin if<br>EXEN2 = 1.<br>Set to capture on negative transitions on T2EX pin if EXEN2 = 1.                    |

Reset Value = 0000 0000b Bit addressable









## Table 10-1.CMOD Register

CMOD - PCA Counter Mode Register (D9h)

| 7             | 6               | 5                                                | 4                                                                                                                                                                                                            | 3                                                          | 2                             | 1      | 0   |  |  |  |
|---------------|-----------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------------|--------|-----|--|--|--|
| CIDL          | WDTE            | -                                                | -                                                                                                                                                                                                            | -                                                          | CPS1                          | CPS0   | ECF |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                      | Description                                                                                                                                                                                                  |                                                            |                               |        |     |  |  |  |
| 7             | CIDL            | Counter Idle<br>Cleared to pro<br>Set to program | <b>Counter Idle Control</b><br>Cleared to program the PCA Counter to continue functioning during idle Mode.<br>Set to program PCA to be gated off during idle.                                               |                                                            |                               |        |     |  |  |  |
| 6             | WDTE            | Watchdog Tin<br>Cleared to dis<br>Set to enable  | Vatchdog Timer Enable<br>Cleared to disable Watchdog Timer function on PCA Module 4.<br>Set to enable Watchdog Timer function on PCA Module 4.                                                               |                                                            |                               |        |     |  |  |  |
| 5             | -               | Reserved<br>The value read                       | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                                                                              |                                                            |                               |        |     |  |  |  |
| 4             | -               | Reserved<br>The value read                       | d from this bit i                                                                                                                                                                                            | s indeterminate                                            | e. Do not set this            | s bit. |     |  |  |  |
| 3             | -               | Reserved<br>The value read                       | d from this bit i                                                                                                                                                                                            | s indeterminate                                            | e. Do not set this            | s bit. |     |  |  |  |
| 2             | CPS1            | PCA Count P                                      | ulse Select                                                                                                                                                                                                  |                                                            |                               |        |     |  |  |  |
| 1             | CPS0            | CPS1CPS0<br>0 0<br>0 1<br>1 0 Timer 0<br>1 1     | CPS1CPS0 Selected PCA input<br>0 0 Internal clock $f_{CLK PERIPH/6}$<br>0 1 Internal clock $f_{CLK PERIPH/2}$<br>1 0 Timer 0 Overflow<br>1 1 External clock at ECI/P1.2 pin (max rate = $f_{CLK PERIPH/4}$ ) |                                                            |                               |        |     |  |  |  |
| 0             | ECF             | PCA Enable (<br>Cleared to dis<br>Set to enable  | Counter Overf<br>able CF bit in (<br>CF bit in CCOI                                                                                                                                                          | <b>low Interrupt</b><br>CCON to inhibit<br>N to generate a | an interrupt.<br>n interrupt. |        |     |  |  |  |

Reset Value = 00XX X000b Not bit addressable

The CMOD register includes three additional bits associated with the PCA (see Figure 10-4 and Table 10-1).

- The CIDL bit which allows the PCA to stop during idle mode.
- The WDTE bit which enables or disables the watchdog function on module 4.
- The ECF bit which when set causes an interrupt and the PCA overflow flag CF (in the CCON SFR) to be set when the PCA timer overflows.

The CCON register contains the run control bit for the PCA and the flags for the PCA timer (CF) and each module (see Table 10-2).

- Bit CR (CCON.6) must be set by software to run the PCA. The PCA is shut off by clearing this bit.
- Bit CF: The CF bit (CCON.7) is set when the PCA counter overflows and an interrupt will be generated if the ECF bit in the CMOD register is set. The CF bit can only be cleared by software.



### Figure 10-2. PCA Interrupt System



**PCA Modules:** each one of the five compare/capture modules has six possible functions. It can perform:

- 16-bit Capture, positive-edge triggered
- 16-bit Capture, negative-edge triggered
- 16-bit Capture, both positive and negative-edge triggered
- 16-bit Software Timer
- 16-bit High-speed Output
- 8-bit Pulse Width Modulator

In addition, module 4 can be used as a Watchdog Timer.

Each module in the PCA has a special function register associated with it. These registers are: CCAPM0 for module 0, CCAPM1 for module 1, etc. (see Table 10-3). The registers contain the bits that control the mode that each module will operate in.

- The ECCF bit (CCAPMn.0 where n = 0, 1, 2, 3, or 4 depending on the module) enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module.
- PWM (CCAPMn.1) enables the pulse width modulation mode.
- The TOG bit (CCAPMn.2) when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register.
- The match bit MAT (CCAPMn.3) when set will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the module's capture/compare register.
- The next two bits CAPN (CCAPMn.4) and CAPP (CCAPMn.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled and a capture will occur for either transition.
- The last bit in the register ECOM (CCAPMn.6) when set enables the comparator function.

Table 10-3 shows the CCAPMn settings for the various PCA functions.

Table 10-3.CCAPMn Registers (n = 0-4)

CCAPM0 - PCA Module 0 Compare/Capture Control Register (0DAh)

CCAPM1 - PCA Module 1 Compare/Capture Control Register (0DBh)

CCAPM2 - PCA Module 2 Compare/Capture Control Register (0DCh)

CCAPM3 - PCA Module 3 Compare/Capture Control Register (0DDh)

CCAPM4 - PCA Module 4 Compare/Capture Control Register (0DEh)

| 7             | 6               | 5                                                             | 4                                                                                                     | 3                                               | 2                                  | 1                                    | 0                              |  |  |  |
|---------------|-----------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------------------|--------------------------------------|--------------------------------|--|--|--|
| -             | ECOMn           | CAPPn                                                         | CAPNn                                                                                                 | MATn                                            | TOGn                               | PWMn                                 | ECCFn                          |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                   |                                                                                                       |                                                 |                                    |                                      |                                |  |  |  |
| 7             | -               | Reserved<br>The value read                                    | l <b>eserved</b><br>The value read from this bit is indeterminate. Do not set this bit.               |                                                 |                                    |                                      |                                |  |  |  |
| 6             | ECOMn           | Enable Comp<br>Cleared to dis<br>Set to enable                | able Comparator<br>eared to disable the comparator function.<br>et to enable the comparator function. |                                                 |                                    |                                      |                                |  |  |  |
| 5             | CAPPn           | Capture Posi<br>Cleared to dis<br>Set to enable               | apture Positive<br>leared to disable positive edge capture.<br>Set to enable positive edge capture.   |                                                 |                                    |                                      |                                |  |  |  |
| 4             | CAPNn           | Capture Nega<br>Cleared to dis<br>Set to enable               | Capture Negative<br>Cleared to disable negative edge capture.<br>Set to enable negative edge capture. |                                                 |                                    |                                      |                                |  |  |  |
| 3             | MATn            | Match<br>When MATn =<br>register cause                        | 1, a match of<br>the CCFn bit                                                                         | the PCA counter<br>in CCON to be                | er with this modes set, flagging a | dule's compare/<br>In interrupt.     | /capture                       |  |  |  |
| 2             | TOGn            | <b>Toggle</b><br>When TOGn =<br>register cause                | = 1, a match of<br>s the CEXn pir                                                                     | the PCA count<br>to toggle.                     | er with this mo                    | dule's compare                       | /capture                       |  |  |  |
| 1             | PWMn            | Pulse Width I<br>Cleared to dis<br>Set to enable              | Modulation Me<br>able the CEXn<br>the CEXn pin t                                                      | o <b>de</b><br>pin to be used<br>o be used as a | as a pulse wid<br>pulse width mo   | th modulated o<br>odulated output    | utput.                         |  |  |  |
| 0             | CCF0            | Enable CCF i<br>Cleared to dis<br>interrupt.<br>Set to enable | nterrupt<br>able compare/<br>compare/captu                                                            | capture flag CC<br>ire flag CCFn ir             | Fn in the CCO                      | N register to ge<br>gister to genera | enerate an<br>te an interrupt. |  |  |  |

Reset Value = X000 0000b Not bit addressable





| ECOMn | CAPPn | CAPNn | MATn | TOGn | PWMm | ECCFn | Module Function                                   |  |
|-------|-------|-------|------|------|------|-------|---------------------------------------------------|--|
| 0     | 0     | 0     | 0    | 0    | 0    | 0     | No Operation                                      |  |
| х     | 1     | 0     | 0    | 0    | 0    | х     | 16-bit capture by a positive-edge trigger on CEXn |  |
| х     | 0     | 1     | 0    | 0    | 0    | х     | 16-bit capture by a negative trigger on CEXn      |  |
| х     | 1     | 1     | 0    | 0    | 0    | Х     | 16-bit capture by a transition on CEXn            |  |
| 1     | 0     | 0     | 1    | 0    | 0    | Х     | 16-bit Software Timer/Compare mode.               |  |
| 1     | 0     | 0     | 1    | 1    | 0    | х     | 16-bit High-speed Output                          |  |
| 1     | 0     | 0     | 0    | 0    | 1    | 0     | 8-bit PWM                                         |  |
| 1     | 0     | 0     | 1    | х    | 0    | х     | Watchdog Timer (module 4 only)                    |  |

### Table 10-4. PCA Module Modes (CCAPMn Registers)

There are two additional registers associated with each of the PCA modules. They are CCAPnH and CCAPnL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When a module is used in the PWM mode these registers are used to control the duty cycle of the output (see Table 10-5 and Table 10-6).

Table 10-5.CCAPnH Registers (n = 0-4)

- CCAP0H PCA Module 0 Compare/Capture Control Register High (0FAh)
- CCAP1H PCA Module 1 Compare/Capture Control Register High (0FBh)
- CCAP2H PCA Module 2 Compare/Capture Control Register High (0FCh)
- CCAP3H PCA Module 3 Compare/Capture Control Register High (0FDh)
- CCAP4H PCA Module 4 Compare/Capture Control Register High (0FEh)

| 7             | 6               | 5                         | 4                        | 3              | 2 | 1 | 0 |
|---------------|-----------------|---------------------------|--------------------------|----------------|---|---|---|
| -             | -               | -                         | -                        | -              | - | - | - |
| Bit<br>Number | Bit<br>Mnemonic | Description               |                          |                |   |   |   |
| 7-0           | -               | PCA Module<br>CCAPnH Valu | <b>n Compare/Ca</b><br>e | apture Control |   |   |   |

Reset Value = 0000 0000b Not bit addressable



Figure 10-5. PCA High-speed Output Mode



Before enabling ECOM bit, CCAPnL and CCAPnH should be set with a non zero value, otherwise an unwanted match could occur.

Once ECOM is set, writing CCAPnL will clear ECOM so that an unwanted match doesn't occur while modifying the compare value. Writing to CCAPnH will set ECOM. For this reason, user software should write CCAPnL first, and then CCAPnH. Of course, the ECOM bit can still be controlled by accessing the CCAPMn register.

### 10.4 Pulse Width Modulator Mode

All of the PCA modules can be used as PWM outputs. Figure 10-6 shows the PWM function. The frequency of the output depends on the source for the PCA timer. All of the modules will have the same frequency of output because they all share the PCA timer. The duty cycle of each module is independently variable using the module's capture register CCAPLn. When the value of the PCA CL SFR is less than the value in the module's CCAPLn SFR the output will be low, when it is equal to or greater than the output will be high. When CL overflows from FF to 00, CCAPLn is reloaded with the value in CCAPHn. This allows updating the PWM without glitches. The PWM and ECOM bits in the module's CCAPMn register must be set to enable the PWM mode.

Figure 10-6. PCA PWM Mode



### 10.5 PCA Watchdog Timer

An on-board watchdog timer is available with the PCA to improve the reliability of the system without increasing chip count. Watchdog timers are useful for systems that are susceptible to noise, power glitches, or electrostatic discharge. Module 4 is the only PCA module that can be programmed as a watchdog. However, this module can still be used for other modes if the watchdog is not needed. Figure 10-4 shows a diagram of how the watchdog works. The user pre-loads a 16-bit value in the compare registers. Just like the other compare modes, this 16-bit value is compared to the PCA timer value. If a match is allowed to occur, an internal reset will be generated. This will not cause the RST pin to be driven high.

In order to hold off the reset, the user has three options:

- 1. Periodically change the compare value so it will never match the PCA timer.
- 2. Periodically change the PCA timer value so it will never match the compare values.
- 3. Disable the watchdog by clearing the WDTE bit before a match occurs and then reenable it.

The first two options are more reliable because the watchdog timer is never disabled as in option #3. If the program counter ever goes astray, a match will eventually occur and cause an internal reset. The second option is also not recommended if other PCA modules are being used. Remember, the PCA timer is the time base for all modules; changing the time base for other modules would not be a good idea. Thus, in most applications the first solution is the best option.

This watchdog timer won't generate a reset out on the reset pin.



Reset Value = 0000 0000b Bit addressable

# Table 12-3.IPL0 RegisterIPL0 - Interrupt Priority Register (B8h)

| 7             | 6               | 5                             | 4                                                                             | 3                                | 2    | 1    | 0    |  |  |
|---------------|-----------------|-------------------------------|-------------------------------------------------------------------------------|----------------------------------|------|------|------|--|--|
| -             | PPCL            | PT2L                          | PSL                                                                           | PT1L                             | PX1L | PTOL | PX0L |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Description                   |                                                                               |                                  |      |      |      |  |  |
| 7             | -               | Reserved<br>The value re      | eserved<br>he value read from this bit is indeterminate. Do not set this bit. |                                  |      |      |      |  |  |
| 6             | PPCL            | PCA interru<br>Refer to PPC   | CA interrupt priority bit<br>Refer to PPCH for priority level.                |                                  |      |      |      |  |  |
| 5             | PT2L            | Timer 2 ove<br>Refer to PT2   | Timer 2 overflow interrupt priority bit<br>Refer to PT2H for priority level.  |                                  |      |      |      |  |  |
| 4             | PSL             | Serial port p<br>Refer to PSH | <b>priority bit</b><br>I for priority le                                      | evel.                            |      |      |      |  |  |
| 3             | PT1L            | Timer 1 ove<br>Refer to PT1   | <b>rflow interru</b><br>H for priority                                        | <b>pt priority bit</b><br>level. |      |      |      |  |  |
| 2             | PX1L            | External int<br>Refer to PX1  | <b>errupt 1 prio</b><br>H for priority                                        | <b>rity bit</b><br>level.        |      |      |      |  |  |
| 1             | PTOL            | Timer 0 ove<br>Refer to PT0   | <b>rflow interru</b><br>H for priority                                        | pt priority bit<br>level.        |      |      |      |  |  |
| 0             | PX0L            | External int<br>Refer to PX0  | <b>errupt 0 prio</b><br>)H for priority                                       | <b>rity bit</b><br>level.        |      |      |      |  |  |

Reset Value = X000 0000b Bit addressable

## Table 12-4.IPH0 Register

ſ

IPH0 - Interrupt Priority High Register (B7h)

| 7 | 6    | 5    | 4   | 3    | 2    | 1    | 0    |
|---|------|------|-----|------|------|------|------|
| - | PPCH | PT2H | PSH | PT1H | PX1H | PT0H | PX0H |





# 14. Power Management

### 14.1 Idle Mode

An instruction that sets PCON.0 indicates that it is the last instruction to be executed before going into Idle mode. In Idle mode, the internal clock signal is gated off to the CPU, but not to the interrupt, Timer, and Serial Port functions. The CPU status is preserved in its entirety: the Stack Pointer, Program Counter, Program Status Word, Accumulator and all other registers maintain their data during idle. The port pins hold the logical states they had at the time Idle was activated. ALE and PSEN hold at logic high level.

There are two ways to terminate the Idle mode. Activation of any enabled interrupt will cause PCON.0 to be cleared by hardware, terminating the Idle mode. The interrupt will be serviced, and following RETI the next instruction to be executed will be the one following the instruction that put the device into idle.

The flag bits GF0 and GF1 can be used to give an indication if an interrupt occurred during normal operation or during idle. For example, an instruction that activates idle can also set one or both flag bits. When idle is terminated by an interrupt, the interrupt service routine can examine the flag bits.

The other way of terminating the Idle mode is with a hardware reset. Since the clock oscillator is still running, the hardware reset needs to be held active for only two machine cycles (24 oscillator periods) to complete the reset.

### 14.2 Power-down Mode

To save maximum power, a power-down mode can be invoked by software (refer to Table 11-12, PCON register).

In power-down mode, the oscillator is stopped and the instruction that invoked power-down mode is the last instruction executed. The internal RAM and SFRs retain their value until the power-down mode is terminated.  $V_{CC}$  can be lowered to save further power. Either a hardware reset or an external interrupt can cause an exit from power-down. To properly terminate power-down, the reset or external interrupt should not be executed before  $V_{CC}$  is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize.

Only external interrupts INTO, INT1 and Keyboard Interrupts are useful to exit from power-down. Thus, the interrupt must be enabled and configured as level - or edge - sensitive interrupt input. When Keyboard Interrupt occurs after a power-down mode, 1024 clocks are necessary to exit to power-down mode and enter in operating mode.

Holding the pin low restarts the oscillator but bringing the pin high completes the exit as detailed in Figure 14-1. When both interrupts are enabled, the oscillator restarts as soon as one of the two inputs is held low and power-down exit will be completed when the first input is released. In this case, the higher priority interrupt service routine is executed. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put AT80C51RD2 into power-down mode.



## 16. Power-off Flag

The Power-off flag allows the user to distinguish between a "cold start" reset and a "warm start" reset.

A cold start reset is the one induced by  $V_{CC}$  switch-on. A warm start reset occurs while  $V_{CC}$  is still applied to the device and could be generated for example by an exit from power-down.

The Power-off flag (POF) is located in PCON register (Table 16-1). POF is set by hardware when  $V_{CC}$  rises from 0 to its nominal voltage. The POF can be set or cleared by software allowing the user to determine the type of reset.

Table 16-1.PCON Register

PCON - Power Control Register (87h)

| 7             | 6               | 5                                                                                                                                                             | 4   | 3   | 2   | 1  | 0   |
|---------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|----|-----|
| SMOD1         | SMOD0           | -                                                                                                                                                             | POF | GF1 | GF0 | PD | IDL |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                   |     |     |     |    |     |
| 7             | SMOD1           | Serial port Mode bit 1<br>Set to select double baud rate in mode 1, 2 or 3.                                                                                   |     |     |     |    |     |
| 6             | SMOD0           | Serial port Mode bit 0<br>Cleared to select SM0 bit in SCON register.<br>Set to select FE bit in SCON register.                                               |     |     |     |    |     |
| 5             | -               | Reserved<br>The value read from this bit is indeterminate. Do not set this bit.                                                                               |     |     |     |    |     |
| 4             | POF             | Power-off Flag<br>Cleared to recognize next reset type.<br>Set by hardware when $V_{CC}$ rises from 0 to its nominal voltage. Can also be set by<br>software. |     |     |     |    |     |
| 3             | GF1             | General purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.                                                  |     |     |     |    |     |
| 2             | GF0             | General purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.                                                  |     |     |     |    |     |
| 1             | PD              | Power-down mode bit<br>Cleared by hardware when reset occurs.<br>Set to enter power-down mode.                                                                |     |     |     |    |     |
| 0             | IDL             | Idle mode bit<br>Cleared by hardware when interrupt or reset occurs.<br>Set to enter idle mode.                                                               |     |     |     |    |     |

Reset Value = 00X1 0000b Not bit addressable



# **17. Electrical Characteristics**

### Table 17-1. Absolute Maximum Ratings

## 17.1 DC Parameters for Standard Voltage

 $\begin{array}{l} T_{A}=0^{\circ}C \text{ to } +70^{\circ}C; \ V_{SS}=0V; \ V_{CC}=4.5V \text{ to } 5.5V; \ F=10 \text{ to } 40 \text{ MHz} \\ T_{A}=-40^{\circ}C \text{ to } +85^{\circ}C; \ V_{SS}=0V; \ V_{CC}=4.5V \text{ to } 5.5V; \ F=10 \text{ to } 40 \text{ MHz} \end{array}$ 

| Symbol            | Parameter                                           | Min                                                                     | Тур                | Мах                        | Unit        | Test Conditions                                                                                                              |
|-------------------|-----------------------------------------------------|-------------------------------------------------------------------------|--------------------|----------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>   | Input Low Voltage                                   | -0.5                                                                    |                    | 0.2 V <sub>CC</sub> - 0.1  | V           |                                                                                                                              |
| V <sub>IH</sub>   | Input High Voltage except RST, XTAL1                | 0.2 V <sub>CC</sub> + 0.9                                               |                    | V <sub>CC</sub> + 0.5      | V           |                                                                                                                              |
| V <sub>IH1</sub>  | Input High Voltage RST, XTAL1                       | 0.7 V <sub>CC</sub>                                                     |                    | V <sub>CC</sub> + 0.5      | V           |                                                                                                                              |
| V <sub>OL</sub>   | Output Low Voltage, ports 1, 2, 3, 4 <sup>(6)</sup> |                                                                         |                    | 0.3<br>0.45<br>1.0         | V<br>V<br>V | $\begin{split} I_{OL} &= 100 \ \mu A^{(4)} \\ I_{OL} &= 1.6 \ m A^{(4)} \\ I_{OL} &= 3.5 \ m A^{(4)} \end{split}$            |
| V <sub>OL1</sub>  | Output Low Voltage, port 0, ALE, PSEN (6)           |                                                                         |                    | 0.3<br>0.45<br>1.0         | V<br>V<br>V | $\begin{split} I_{OL} &= 200 \ \mu A^{(4)} \\ I_{OL} &= 3.2 \ m A^{(4)} \\ I_{OL} &= 7.0 \ m A^{(4)} \end{split}$            |
| V <sub>oH</sub>   | Output High Voltage, ports 1, 2, 3, 4               | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                    |                            | V<br>V<br>V | $\begin{split} I_{OH} &= -10 \ \mu A \\ I_{OH} &= -30 \ \mu A \\ I_{OH} &= -60 \ \mu A \\ V_{CC} &= 5V \pm 10\% \end{split}$ |
| V <sub>OH1</sub>  | Output High Voltage, port 0, ALE, PSEN              | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 |                    |                            | V<br>V<br>V | $\begin{split} I_{OH} &= -200 \ \mu A \\ I_{OH} &= -3.2 \ m A \\ I_{OH} &= -7.0 \ m A \\ V_{CC} &= 5V \pm 10\% \end{split}$  |
| R <sub>RST</sub>  | RST Pull-down Resistor                              | 50                                                                      | 200 <sup>(5)</sup> | 250                        | kΩ          |                                                                                                                              |
| I <sub>IL</sub>   | Logical 0 Input Current ports 1, 2, 3, 4 and 5      |                                                                         |                    | -50                        | μA          | V <sub>IN</sub> = 0.45V                                                                                                      |
| ILI               | Input Leakage Current                               |                                                                         |                    | ±10                        | μA          | $0.45\mathrm{V} < \mathrm{V_{IN}} < \mathrm{V_{CC}}$                                                                         |
| I <sub>TL</sub>   | Logical 1 to 0 Transition Current, ports 1, 2, 3, 4 |                                                                         |                    | -650                       | μA          | V <sub>IN</sub> = 2.0 V                                                                                                      |
| C <sub>IO</sub>   | Capacitance of I/O Buffer                           |                                                                         |                    | 10                         | pF          | Fc = 3 MHz<br>TA = 25°C                                                                                                      |
| I <sub>PD</sub>   | Power-down Current                                  |                                                                         | 100                | 150                        | μA          | $4.5V < V_{CC <} 5.5V^{(3)}$                                                                                                 |
| I <sub>CCOP</sub> | Power Supply Current on normal mode                 |                                                                         |                    | 0.29 x Frequency (MHz) + 4 | mA          | $V_{CC} = 5.5 V^{(1)}$                                                                                                       |
| ICCIDLE           | Power Supply Current on idle mode                   |                                                                         |                    | 0.16 x Frequency (MHz) + 4 | mA          | $V_{\rm CC} = 5.5 V^{(2)}$                                                                                                   |

# AT80C51RD2

| Symbol            | Туре | Standard<br>Clock | X2 Clock  | X parameter for -<br>M range | Units |
|-------------------|------|-------------------|-----------|------------------------------|-------|
| T <sub>RLRH</sub> | Min  | 6 T - x           | 3 T - x   | 25                           | ns    |
| T <sub>WLWH</sub> | Min  | 6 T - x           | 3 T - x   | 25                           | ns    |
| T <sub>RLDV</sub> | Max  | 5 T - x           | 2.5 T - x | 30                           | ns    |
| T <sub>RHDX</sub> | Min  | x                 | х         | 0                            | ns    |
| T <sub>RHDZ</sub> | Max  | 2 T - x           | T - x     | 25                           | ns    |
| T <sub>LLDV</sub> | Max  | 8 T - x           | 4T -x     | 45                           | ns    |
| T <sub>AVDV</sub> | Max  | 9 T - x           | 4.5 T - x | 65                           | ns    |
| T <sub>LLWL</sub> | Min  | 3 T - x           | 1.5 T - x | 30                           | ns    |
| T <sub>LLWL</sub> | Max  | 3 T + x           | 1.5 T + x | 30                           | ns    |
| T <sub>AVWL</sub> | Min  | 4 T - x           | 2 T - x   | 30                           | ns    |
| T <sub>QVWX</sub> | Min  | T - x             | 0.5 T - x | 20                           | ns    |
| T <sub>QVWH</sub> | Min  | 7 T - x           | 3.5 T - x | 20                           | ns    |
| T <sub>WHQX</sub> | Min  | T - x             | 0.5 T - x | 15                           | ns    |
| T <sub>RLAZ</sub> | Max  | x                 | x         | 0                            | ns    |
| T <sub>WHLH</sub> | Min  | T - x             | 0.5 T - x | 20                           | ns    |
| T <sub>WHLH</sub> | Max  | T + x             | 0.5 T + x | 20                           | ns    |

### 17.3.5 External Data Memory Write Cycle





| Symbol            | Туре | Standard<br>Clock | X2 Clock | X Parameter for -<br>M Range | Units |
|-------------------|------|-------------------|----------|------------------------------|-------|
| T <sub>XLXL</sub> | Min  | 12 T              | 6 T      |                              | ns    |
| T <sub>QVHX</sub> | Min  | 10 T - x          | 5 T - x  | 50                           | ns    |
| T <sub>XHQX</sub> | Min  | 2 T - x           | T - x    | 20                           | ns    |
| T <sub>XHDX</sub> | Min  | x                 | х        | 0                            | ns    |
| T <sub>XHDV</sub> | Max  | 10 T - x          | 5 T- x   | 133                          | ns    |

### 17.3.8 Shift Register Timing Waveforms



### 17.3.9 External Clock Drive Waveforms



### 17.3.10 AC Testing Input/Output Waveforms



AC inputs during testing are driven at V<sub>CC</sub> - 0.5 for a logic "1" and 0.45V for a logic "0". Timing measurement are made at V<sub>IH</sub> min for a logic "1" and V<sub>IL</sub> max for a logic "0".

