

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

EXF

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                           |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 48MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                           |
| Number of I/O              | 26                                                                         |
| Program Memory Size        | 128KB (128K x 8)                                                           |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 16K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                               |
| Data Converters            | A/D 10x12b; D/A 1x10b                                                      |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 32-TQFP                                                                    |
| Supplier Device Package    | 32-TQFP (7x7)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsamd20e17a-ant |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Up to five 16-bit Timer/Counters (TC), configurable as either:
  - · One 16-bit TC with two compare/capture channels
  - One 8-bit TC with two compare/capture channels
  - One 32-bit TC with two compare/capture channels, by using two TCs
- 32-bit Real Time Counter (RTC) with clock/calendar function
- Watchdog Timer (WDT)
- CRC-32 generator
- Up to six Serial Communication Interfaces (SERCOM), each configurable to operate as either:
  - USART with full-duplex and single-wire half-duplex configuration
  - Inter-Integrated Circuit (I<sup>2</sup>C) up to 400kHz
  - Serial Peripheral Interface (SPI)
- One 12-bit, 350ksps Analog-to-Digital Converter (ADC) with up to 20 channels
  - · Differential and single-ended input
  - 1/2x to 16x programmable gain stage
  - Automatic offset and gain error compensation
  - Oversampling and decimation in hardware to support 13-, 14-, 15- or 16-bit resolution
- 10-bit, 350ksps Digital-to-Analog Converter (DAC)
- Two Analog Comparators (AC) with window compare function
- Peripheral Touch Controller (PTC)
  - 256-Channel capacitive touch and proximity sensing
- I/O
  - Up to 52 programmable I/O pins
- Packages
  - 64-pin TQFP, QFN
  - 64-ball UFBGA
  - 48-pin TQFP, QFN
  - 45-ball WLCSP
  - 32-pin TQFP, QFN
- Operating Voltage
  - 1.62V 3.63V
- Power Consumption
  - Down to 70µA/MHz in active mode
  - Down to 8µA running the Peripheral Touch Controller



# 2. Configuration Summary

|                                                   | SAM D20J            | SAM D20G                 | SAM D20E            |
|---------------------------------------------------|---------------------|--------------------------|---------------------|
| Pins                                              | 64                  | 48                       | 32                  |
| General Purpose I/O-pins (GPIOs)                  | 52                  | 38                       | 26                  |
| Flash                                             | 256/128/64/32KB     | 256/128/64/32KB          | 256/128/64/32KB     |
| SRAM                                              | 32/16/8/4/2KB       | 32/16/8/4/2KB            | 32/16/8/4/2KB       |
| Timer Counter (TC) instances                      | 8                   | 6                        | 6                   |
| Waveform output channels per TC instance          | 2                   | 2                        | 2                   |
| Serial Communication Interface (SERCOM) instances | 6                   | 6                        | 4                   |
| Analog-to-Digital Converter (ADC) channels        | 20                  | 14                       | 10                  |
| Analog Comparators (AC)                           | 2                   | 2                        | 2                   |
| Digital-to-Analog Converter (DAC) channels        | 1                   | 1                        | 1                   |
| Real-Time Counter (RTC)                           | Yes                 | Yes                      | Yes                 |
| RTC alarms                                        | 1                   | 1                        | 1                   |
| RTC compare values                                | One 32-bit value or | One 32-bit value or      | One 32-bit value or |
|                                                   | two 16-bit values   | two 16-bit values        | two 16-bit values   |
| External Interrupt lines                          | 16                  | 16                       | 16                  |
| Peripheral Touch Controller (PTC) X and Y lines   | 16x16               | 12x10                    | 10x6                |
| Maximum CPU frequency                             | 48MHz               |                          |                     |
| Packages                                          | QFN                 | QFN                      | QFN                 |
|                                                   | TQFP                | TQFP                     | TQFP                |
|                                                   | UFBGA               | WLCSP                    |                     |
| Oscillators                                       | 32.768kHz crystal o | scillator (XOSC32K)      |                     |
|                                                   | 0.4-32MHz crystal o | scillator (XOSC)         |                     |
|                                                   | 32.768kHz internal  | oscillator (OSC32K)      |                     |
|                                                   | 32KHz ultra-low-pow | wer internal oscillator  | (OSCULP32K)         |
|                                                   | 8MHz high-accuracy  | y internal oscillator (C | DSC8M)              |
|                                                   | 48MHz Digital Frequ | uency Locked Loop (      | DFLL48M)            |
| Event System channels                             | 8                   | 8                        | 8                   |
| SW Debug Interface                                | Yes                 | Yes                      | Yes                 |
| Watchdog Timer (WDT)                              | Yes                 | Yes                      | Yes                 |



# 3. Ordering Information



# 3.1. SAM D20E

| Ordering Code    | FLASH (bytes) | SRAM (bytes) | Package | Carrier Type |
|------------------|---------------|--------------|---------|--------------|
| ATSAMD20E14A-AU  | 16K           | 2К           | TQFP32  | Tray         |
| ATSAMD20E14A-AUT | -             |              |         | Tape & Reel  |
| ATSAMD20E14A-AN  | -             |              |         | Tray         |
| ATSAMD20E14A-ANT | -             |              |         | Tape & Reel  |
| ATSAMD20E14A-MU  | -             |              | QFN32   | Tray         |
| ATSAMD20E14A-MUT | -             |              |         | Tape & Reel  |
| ATSAMD20E14A-MN  |               |              |         | Tray         |
| ATSAMD20E14A-MNT |               |              |         | Tape & Reel  |



| Ordering Code    | FLASH (bytes) | SRAM (bytes) | Package | Carrier Type |
|------------------|---------------|--------------|---------|--------------|
| ATSAMD20J15A-AU  | 32K           | 4K           | TQFP64  | Tray         |
| ATSAMD20J15A-AUT |               |              |         | Tape & Reel  |
| ATSAMD20J15A-AN  | -             |              |         | Tray         |
| ATSAMD20J15A-ANT | -             |              |         | Tape & Reel  |
| ATSAMD20J15A-MU  | -             |              | QFN64   | Tray         |
| ATSAMD20J15A-MUT |               |              |         | Tape & Reel  |
| ATSAMD20J15A-MN  | -             |              |         | Tray         |
| ATSAMD20J15A-MNT | -             |              |         | Tape & Reel  |
| ATSAMD20J16A-AU  | 64K           | 8K           | TQFP64  | Tray         |
| ATSAMD20J16A-AUT | -             |              |         | Tape & Reel  |
| ATSAMD20J16A-AN  | -             |              |         | Tray         |
| ATSAMD20J16A-ANT | -             |              |         | Tape & Reel  |
| ATSAMD20J16A-MU  | -             |              | QFN64   | Tray         |
| ATSAMD20J16A-MUT | -             |              |         | Tape & Reel  |
| ATSAMD20J16A-MN  |               |              |         | Tray         |
| ATSAMD20J16A-MNT | -             |              |         | Tape & Reel  |
| ATSAMD20J16A-CU  | -             |              | UFBGA64 | Tray         |
| ATSAMD20J16A-CUT | -             |              |         | Tape & Reel  |
| ATSAMD20J17A-AU  | 128K          | 16K          | TQFP64  | Tray         |
| ATSAMD20J17A-AUT | -             |              |         | Tape & Reel  |
| ATSAMD20J17A-AN  | -             |              |         | Tray         |
| ATSAMD20J17A-ANT | -             |              |         | Tape & Reel  |
| ATSAMD20J17A-MU  | -             |              | QFN64   | Tray         |
| ATSAMD20J17A-MUT |               |              |         | Tape & Reel  |
| ATSAMD20J17A-MN  |               |              |         | Tray         |
| ATSAMD20J17A-MNT |               |              |         | Tape & Reel  |
| ATSAMD20J17A-CU  |               |              | UFBGA64 | Tray         |
| ATSAMD20J17A-CUT |               |              |         | Tape & Reel  |



# 5. Pinout

# 5.1. SAM D20J

5.1.1. QFN64 / TQFP64







- DIGITAL PIN
- ANALOG PIN
- OSCILLATOR
- GROUND
- INPUT SUPPLY
- REGULATED OUTPUT SUPPLY
- RESET PIN



- 5.2. SAM D20G
- 5.2.1. QFN48 / TQFP48



RESET PIN



#### 6. **Product Mapping**

## Figure 6-1. Product Mapping



PAC2 **EVSYS** SERCOM0 SERCOM1 SERCOM2 SERCOM3 SERCOM4 SERCOM5 TC0 TC1 TC2 тС3 TC4 TC5 TC6 TC7 ADC AC DAC PTC Reserved 0x42FFFFFF

This figure represents the full configuration of the SAM D20 device with maximum flash and SRAM capabilities and a full set of peripherals. Refer to the Configuration Summary for details.



- The System Timer is a 24-bit timer that extends the functionality of both the processor and the NVIC. Refer to the Cortex-M0+ Technical Reference Manual for details (www.arm.com).
- Nested Vectored Interrupt Controller (NVIC)
  - External interrupt signals connect to the NVIC, and the NVIC prioritizes the interrupts. Software can set the priority of each interrupt. The NVIC and the Cortex-M0+ processor core are closely coupled, providing low latency interrupt processing and efficient processing of late arriving interrupts. Refer to Nested Vector Interrupt Controller and the Cortex-M0+ Technical Reference Manual for details (www.arm.com).
- System Control Block (SCB)
  - The System Control Block provides system implementation information, and system control. This includes configuration, control, and reporting of the system exceptions. Refer to the Cortex-M0+ Devices Generic User Guide for details (www.arm.com).
- Micro Trace Buffer (MTB)
  - The CoreSight MTB-M0+ (MTB) provides a simple execution trace capability to the Cortex-M0+ processor. Refer to section Micro Trace Buffer and the CoreSight MTB-M0+ Technical Reference Manual for details (www.arm.com).

### 7.1.3. Cortex-M0+ Address Map

#### Table 7-2. Cortex-M0+ Address Map

| Address                               | Peripheral                                  |
|---------------------------------------|---------------------------------------------|
| 0xE000E000                            | System Control Space (SCS)                  |
| 0xE000E010                            | System Timer (SysTick)                      |
| 0xE000E100                            | Nested Vectored Interrupt Controller (NVIC) |
| 0xE000ED00                            | System Control Block (SCB)                  |
| 0x41006000 (see also Product Mapping) | Micro Trace Buffer (MTB)                    |

#### 7.1.4. I/O Interface

#### 7.1.4.1. Overview

Because accesses to the AMBA<sup>®</sup> AHB-Lite<sup>™</sup> and the single cycle I/O interface can be made concurrently, the Cortex-M0+ processor can fetch the next instructions while accessing the I/Os. This enables single cycle I/O accesses to be sustained for as long as needed. Refer to *CPU Local Bus* for more information.

#### 7.1.4.2. Description

Direct access to PORT registers.

# 7.2. Nested Vector Interrupt Controller

### 7.2.1. Overview

The Nested Vectored Interrupt Controller (NVIC) in the SAM D20 supports 32 interrupt lines with four different priority levels. For more details, refer to the Cortex-M0+ Technical Reference Manual (www.arm.com).

#### 7.2.2. Interrupt Line Mapping

Each of the 28 interrupt lines is connected to one peripheral instance, as shown in the table below. Each peripheral can have one or more interrupt flags, located in the peripheral's Interrupt Flag Status and Clear



(INTFLAG) register. The interrupt flag is set when the interrupt condition occurs. Each interrupt in the peripheral can be individually enabled by writing a one to the corresponding bit in the peripheral's Interrupt Enable Set (INTENSET) register, and disabled by writing a one to the corresponding bit in the peripheral's Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated from the peripheral when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt requests for one peripheral are ORed together on system level, generating one interrupt request for each peripheral. An interrupt request will set the corresponding interrupt pending bit in the NVIC interrupt pending registers (SETPEND/CLRPEND bits in ISPR/ICPR). For the NVIC to activate the interrupt, it must be enabled in the NVIC interrupt enable register (SETENA/CLRENA bits in ISER/ICER). The NVIC interrupt requests IPR0-IPR7 provide a priority field for each interrupt.

| Peripheral Source                          | NVIC Line |
|--------------------------------------------|-----------|
| EIC NMI – External Interrupt Controller    | NMI       |
| PM – Power Manager                         | 0         |
| SYSCTRL – System Control                   | 1         |
| WDT – Watchdog Timer                       | 2         |
| RTC – Real Time Counter                    | 3         |
| EIC – External Interrupt Controller        | 4         |
| NVMCTRL – Non-Volatile Memory Controller   | 5         |
| EVSYS – Event System                       | 6         |
| SERCOM0 – Serial Communication Interface 0 | 7         |
| SERCOM1 – Serial Communication Interface 1 | 8         |
| SERCOM2 – Serial Communication Interface 2 | 9         |
| SERCOM3 – Serial Communication Interface 3 | 10        |
| SERCOM4 – Serial Communication Interface 4 | 11        |
| SERCOM5 – Serial Communication Interface 5 | 12        |
| TC0 – Timer Counter 0                      | 13        |
| TC1 – Timer Counter 1                      | 14        |
| TC2 – Timer Counter 2                      | 15        |
| TC3 – Timer Counter 3                      | 16        |
| TC4 – Timer Counter 4                      | 17        |
| TC5 – Timer Counter 5                      | 18        |
| TC6 – Timer Counter 6                      | 19        |
| TC7 – Timer Counter 7                      | 20        |
| ADC – Analog-to-Digital Converter          | 21        |
| AC – Analog Comparator                     | 22        |

#### Table 7-3. Interrupt Line Mapping



| Peripheral Source                 | NVIC Line |
|-----------------------------------|-----------|
| DAC – Digital-to-Analog Converter | 23        |
| PTC – Peripheral Touch Controller | 24        |

# 7.3. Micro Trace Buffer

# 7.3.1. Features

- Program flow tracing for the Cortex-M0+ processor
- MTB SRAM can be used for both trace and general purpose storage by the processor
- The position and size of the trace buffer in SRAM is configurable by software
- CoreSight compliant

# 7.3.2. Overview

When enabled, the MTB records changes in program flow, reported by the Cortex-M0+ processor over the execution trace interface shared between the Cortex-M0+ processor and the CoreSight MTB-M0+. This information is stored as trace packets in the SRAM by the MTB. An off-chip debugger can extract the trace information using the Debug Access Port to read the trace information from the SRAM. The debugger can then reconstruct the program flow from this information.

The MTB simultaneously stores trace information into the SRAM, and gives the processor access to the SRAM. The MTB ensures that trace write accesses have priority over processor accesses.

The execution trace packet consists of a pair of 32-bit words that the MTB generates when it detects the processor PC value changes non-sequentially. A non-sequential PC change can occur during branch instructions or during exception entry. See the CoreSight MTB-M0+ Technical Reference Manual for more details on the MTB execution trace packet format.

Tracing is enabled when the MASTER.EN bit in the Master Trace Control Register is 1. There are various ways to set the bit to 1 to start tracing, or to 0 to stop tracing. See the CoreSight Cortex-M0+ Technical Reference Manual for more details on the Trace start and stop and for a detailed description of the MTB's MASTER register. The MTB can be programmed to stop tracing automatically when the memory fills to a specified watermark level or to start or stop tracing by writing directly to the MASTER.EN bit. If the watermark mechanism is not being used and the trace buffer overflows, then the buffer wraps around overwriting previous trace packets.

The base address of the MTB registers is 0x41006000; this address is also written in the CoreSight ROM Table. The offset of each register from the base address is fixed and as defined by the CoreSight MTB-M0+ Technical Reference Manual. The MTB has 4 programmable registers to control the behavior of the trace features:

- · POSITION: Contains the trace write pointer and the wrap bit,
- MASTER: Contains the main trace enable bit and other trace control fields,
- FLOW: Contains the WATERMARK address and the AUTOSTOP and AUTOHALT control bits,
- BASE: Indicates where the SRAM is located in the processor memory map. This register is provided to enable auto discovery of the MTB SRAM location, by a debug agent.

See the CoreSight MTB-M0+ Technical Reference Manual for a detailed description of these registers.



# 7.4. High-Speed Bus System

### 7.4.1. Features

High-Speed Bus Matrix has the following features:

- Symmetric crossbar bus switch implementation
- Allows concurrent accesses from different masters to different slaves
- 32-bit data bus
- Operation at a one-to-one clock frequency with the bus masters

### 7.4.2. Configuration

### Table 7-4. Bus Matrix Masters

| Bus Matrix Masters          | Master ID |
|-----------------------------|-----------|
| CM0+ - Cortex M0+ Processor | 0         |
| DSU - Device Service Unit   | 1         |

#### Table 7-5. Bus Matrix Slaves

| Bus Matrix Slaves     | Slave ID |
|-----------------------|----------|
| Internal Flash Memory | 0        |
| AHB-APB Bridge A      | 1        |
| AHB-APB Bridge B      | 2        |
| AHB-APB Bridge C      | 3        |

# 7.5. AHB-APB Bridge

The AHB-APB bridge is an AHB slave, providing an interface between the high-speed AHB domain and the low-power APB domain. It is used to provide access to the programmable control registers of peripherals (see *Product Mapping*).

AHB-APB bridge is based on AMBA APB Protocol Specification V2.0 (ref. as APB4) including:

- Wait state support
- Error reporting
- Transaction protection
- Sparse data transfer (byte, half-word and word)

Additional enhancements:

- Address and data cycles merged into a single cycle
- Sparse data transfer also apply to read access

to operate the AHB-APB bridge, the clock (CLK\_HPBx\_AHB) must be enabled. See *PM – Power Manager* for details.



| Value | Description                   |  |
|-------|-------------------------------|--|
| 0     | Write-protection is disabled. |  |
| 1     | Write-protection is enabled.  |  |

# Bit 3 – GCLK

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| I | Value | Description                   |  |
|---|-------|-------------------------------|--|
|   | 0     | Write-protection is disabled. |  |
|   | 1     | Write-protection is enabled.  |  |

# Bit 2 – SYSCTRL

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |
|-------|-------------------------------|--|
| 0     | Write-protection is disabled. |  |
| 1     | Write-protection is enabled.  |  |

# Bit 1 – PM

Writing a zero to these bits has no effect.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |



Name: WPSET Offset: 0x04 **Reset:** 0x000000 Property: -Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset 15 9 8 Bit 14 13 12 11 10 Access Reset Bit 6 5 3 2 0 7 4 1 EIC RTC WDT GCLK SYSCTRL PM Access R/W R/W R/W R/W R/W R/W 0 0 0 0 0 0 Reset

#### Bit 6 – EIC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |
|-------|-------------------------------|--|
| 0     | Write-protection is disabled. |  |
| 1     | Write-protection is enabled.  |  |

# Bit 5 – RTC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bit 4 – WDT

Writing a zero to these bits has no effect.



Name: WPCLR Offset: 0x00 **Reset:** 0x000002 Property: -Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset 15 9 8 Bit 14 13 12 11 10 Access Reset Bit 6 5 3 2 0 7 4 1 МТВ PORT NVMCTRL DSU Access R/W R/W R/W R/W 0 0 0 1 Reset

#### Bit 6 – MTB

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |
|-------|-------------------------------|--|
| 0     | Write-protection is disabled. |  |
| 1     | Write-protection is enabled.  |  |

# Bit 3 – PORT

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bit 2 – NVMCTRL

Writing a zero to these bits has no effect.



Name: WPSET Offset: 0x04 **Reset:** 0x000002 Property: -Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset 15 9 8 Bit 14 13 12 11 10 Access Reset Bit 6 5 3 2 0 7 4 1 МТВ PORT NVMCTRL DSU Access R/W R/W R/W R/W 0 0 0 1 Reset

#### Bit 6 – MTB

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |
|-------|-------------------------------|--|
| 0     | Write-protection is disabled. |  |
| 1     | Write-protection is enabled.  |  |

# Bit 3 – PORT

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bit 2 – NVMCTRL

Writing a zero to these bits has no effect.



7.7.3.2. Write Protect Set

 Name:
 WPSET

 Offset:
 0x04

 Reset:
 0x00800000

 Property:

| Bit    | 31      | 30      | 29      | 28      | 27      | 26      | 25    | 24  |
|--------|---------|---------|---------|---------|---------|---------|-------|-----|
| Access |         |         |         |         |         |         |       |     |
| Reset  |         |         |         |         |         |         |       |     |
| Bit    | 23      | 22      | 21      | 20      | 19      | 18      | 17    | 16  |
|        |         |         |         |         | PTC     | DAC     | AC    | ADC |
| Access |         |         | •       |         | R/W     | R/W     | R/W   | R/W |
| Reset  |         |         |         |         | 0       | 0       | 0     | 0   |
|        |         |         |         |         |         |         |       |     |
| Bit    | 15      | 14      | 13      | 12      | 11      | 10      | 9     | 8   |
|        | TC7     | TC6     | TC5     | TC4     | TC3     | TC2     | TC1   | TC0 |
| Access | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     | R/W   | R/W |
| Reset  | 0       | 0       | 0       | 0       | 0       | 0       | 0     | 0   |
|        |         |         |         |         |         |         |       |     |
| Bit    | 7       | 6       | 5       | 4       | 3       | 2       | 1     | 0   |
|        | SERCOM5 | SERCOM4 | SERCOM3 | SERCOM2 | SERCOM1 | SERCOM0 | EVSYS |     |
| Access | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     | R/W   |     |
| Reset  | 0       | 0       | 0       | 0       | 0       | 0       | 0     |     |

#### Bit 19 – PTC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |
|-------|-------------------------------|--|
| 0     | Write-protection is disabled. |  |
| 1     | Write-protection is enabled.  |  |

# Bit 18 – DAC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bit 17 – AC

Writing a zero to these bits has no effect.



# 8.2. Package Drawings

# 8.2.1. 64 pin TQFP







| Moisture Sensitivity Level | MSL3 |  |
|----------------------------|------|--|
|----------------------------|------|--|



| Table 8-9. | Package Characteristics |
|------------|-------------------------|
|------------|-------------------------|

| Moisture Sensitivity Level    | MSL3   |  |  |
|-------------------------------|--------|--|--|
| Table 8-10. Package Reference |        |  |  |
| JEDEC Drawing Reference       | MO-220 |  |  |
| JESD97 Classification         | E8     |  |  |

# 8.2.4. 48 pin TQFP





8.2.7. 32 pin TQFP



| 100 | mg |  |
|-----|----|--|

#### Table 8-21. Package Charateristics

| Moisture Sensitivity Level | MSL3 |  |
|----------------------------|------|--|
|                            |      |  |



Atmel SAM D20E / SAM D20G / SAM D20J Summary [DATASHEET] 47 Atmel-42129P-SAM D20\_Datasheet\_Summary-09/2016