



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                           |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 48MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                           |
| Number of I/O              | 52                                                                         |
| Program Memory Size        | 16KB (16K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                |                                                                            |
| RAM Size                   | 2K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                               |
| Data Converters            | A/D 20x12b; D/A 1x10b                                                      |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 64-TQFP                                                                    |
| Supplier Device Package    | 64-TQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsamd20j14a-ant |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Up to five 16-bit Timer/Counters (TC), configurable as either:
  - · One 16-bit TC with two compare/capture channels
  - One 8-bit TC with two compare/capture channels
  - One 32-bit TC with two compare/capture channels, by using two TCs
- 32-bit Real Time Counter (RTC) with clock/calendar function
- Watchdog Timer (WDT)
- CRC-32 generator
- Up to six Serial Communication Interfaces (SERCOM), each configurable to operate as either:
  - USART with full-duplex and single-wire half-duplex configuration
  - Inter-Integrated Circuit (I<sup>2</sup>C) up to 400kHz
  - Serial Peripheral Interface (SPI)
- One 12-bit, 350ksps Analog-to-Digital Converter (ADC) with up to 20 channels
  - · Differential and single-ended input
  - 1/2x to 16x programmable gain stage
  - Automatic offset and gain error compensation
  - Oversampling and decimation in hardware to support 13-, 14-, 15- or 16-bit resolution
- 10-bit, 350ksps Digital-to-Analog Converter (DAC)
- Two Analog Comparators (AC) with window compare function
- Peripheral Touch Controller (PTC)
  - 256-Channel capacitive touch and proximity sensing
- I/O
  - Up to 52 programmable I/O pins
- Packages
  - 64-pin TQFP, QFN
  - 64-ball UFBGA
  - 48-pin TQFP, QFN
  - 45-ball WLCSP
  - 32-pin TQFP, QFN
- Operating Voltage
  - 1.62V 3.63V
- Power Consumption
  - Down to 70µA/MHz in active mode
  - Down to 8µA running the Peripheral Touch Controller



# 1. Description

The Atmel<sup>®</sup> | SMART<sup>™</sup> SAM D20 is a series of low-power microcontrollers using the 32-bit ARM<sup>®</sup> Cortex<sup>®</sup>-M0+ processor, and ranging from 32- to 64-pins with up to 256KB Flash and 32KB of SRAM. The SAM D20 devices operate at a maximum frequency of 48MHz and reach 2.46 CoreMark/MHz. They are designed for simple and intuitive migration with identical peripheral modules, hex compatible code, identical linear address map and pin compatible migration paths between all devices in the product series. All devices include intelligent and flexible peripherals, Atmel Event System for inter-peripheral signaling, and support for capacitive touch button, slider and wheel user interfaces.

The SAM D20 devices provide the following features: In-system programmable Flash, eight-channel Event System, programmable interrupt controller, up to 52 programmable I/O pins, 32-bit real-time clock and calendar, up to eight 16-bit Timer/Counters (TC). The timer/counters can be configured to perform frequency and waveform generation, accurate program execution timing or input capture with time and frequency measurement of digital signals. The TCs can operate in 8- or 16-bit mode, selected TCs can be cascaded to form a 32-bit TC. The series provide up to six Serial Communication Modules (SERCOM) that each can be configured to act as an USART, UART, SPI, I<sup>2</sup>C up to 400kHz, up to twenty-channel 350ksps 12-bit ADC with programmable gain and optional oversampling and decimation supporting up to 16-bit resolution, one 10-bit 350ksps DAC, two analog comparators with window mode, Peripheral Touch Controller supporting up to 256 buttons, sliders, wheels and proximity sensing; programmable Watchdog Timer, brown-out detector and power-on reset and two-pin Serial Wire Debug (SWD) program and debug interface.

All devices have accurate and low-power external and internal oscillators. All oscillators can be used as a source for the system clock. Different clock domains can be independently configured to run at different frequencies, enabling power saving by running each peripheral at its optimal clock frequency, and thus maintaining a high CPU frequency while reducing power consumption.

The SAM D20 devices have two software-selectable sleep modes, idle and standby. In idle mode the CPU is stopped while all other functions can be kept running. In standby all clocks and functions are stopped expect those selected to continue running. The device supports SleepWalking. This feature allows the peripheral to wake up from sleep based on predefined conditions, and thus allows the CPU to wake up only when needed, e.g. when a threshold is crossed or a result is ready. The Event System supports synchronous and asynchronous events, allowing peripherals to receive, react to and send events even in standby mode.

The Flash program memory can be reprogrammed in-system through the SWD interface. The same interface can be used for non-intrusive on-chip debug of application code. A boot loader running in the device can use any communication interface to download and upgrade the application program in the Flash memory.

The SAM D20 devices are supported with a full suite of program and system development tools, including C compilers, macro assemblers, program debugger/simulators, programmers and evaluation kits.



# 2. Configuration Summary

|                                                   | SAM D20J            | SAM D20G                 | SAM D20E            |
|---------------------------------------------------|---------------------|--------------------------|---------------------|
| Pins                                              | 64                  | 48                       | 32                  |
| General Purpose I/O-pins (GPIOs)                  | 52                  | 38                       | 26                  |
| Flash                                             | 256/128/64/32KB     | 256/128/64/32KB          | 256/128/64/32KB     |
| SRAM                                              | 32/16/8/4/2KB       | 32/16/8/4/2KB            | 32/16/8/4/2KB       |
| Timer Counter (TC) instances                      | 8                   | 6                        | 6                   |
| Waveform output channels per TC instance          | 2                   | 2                        | 2                   |
| Serial Communication Interface (SERCOM) instances | 6                   | 6                        | 4                   |
| Analog-to-Digital Converter (ADC) channels        | 20                  | 14                       | 10                  |
| Analog Comparators (AC)                           | 2                   | 2                        | 2                   |
| Digital-to-Analog Converter (DAC) channels        | 1                   | 1                        | 1                   |
| Real-Time Counter (RTC)                           | Yes                 | Yes                      | Yes                 |
| RTC alarms                                        | 1                   | 1                        | 1                   |
| RTC compare values                                | One 32-bit value or | One 32-bit value or      | One 32-bit value or |
|                                                   | two 16-bit values   | two 16-bit values        | two 16-bit values   |
| External Interrupt lines                          | 16                  | 16                       | 16                  |
| Peripheral Touch Controller (PTC) X and Y lines   | 16x16               | 12x10                    | 10x6                |
| Maximum CPU frequency                             | 48MHz               |                          |                     |
| Packages                                          | QFN                 | QFN                      | QFN                 |
|                                                   | TQFP                | TQFP                     | TQFP                |
|                                                   | UFBGA               | WLCSP                    |                     |
| Oscillators                                       | 32.768kHz crystal o | scillator (XOSC32K)      |                     |
|                                                   | 0.4-32MHz crystal o | scillator (XOSC)         |                     |
|                                                   | 32.768kHz internal  | oscillator (OSC32K)      |                     |
|                                                   | 32KHz ultra-low-pow | wer internal oscillator  | (OSCULP32K)         |
|                                                   | 8MHz high-accuracy  | y internal oscillator (C | DSC8M)              |
|                                                   | 48MHz Digital Frequ | uency Locked Loop (      | DFLL48M)            |
| Event System channels                             | 8                   | 8                        | 8                   |
| SW Debug Interface                                | Yes                 | Yes                      | Yes                 |
| Watchdog Timer (WDT)                              | Yes                 | Yes                      | Yes                 |



# 3. Ordering Information



# 3.1. SAM D20E

| Ordering Code    | FLASH (bytes) | SRAM (bytes) | Package | Carrier Type |
|------------------|---------------|--------------|---------|--------------|
| ATSAMD20E14A-AU  | 16K           | 2К           | TQFP32  | Tray         |
| ATSAMD20E14A-AUT | -             |              |         | Tape & Reel  |
| ATSAMD20E14A-AN  | -             |              |         | Tray         |
| ATSAMD20E14A-ANT | -             |              |         | Tape & Reel  |
| ATSAMD20E14A-MU  | -             |              | QFN32   | Tray         |
| ATSAMD20E14A-MUT | -             |              |         | Tape & Reel  |
| ATSAMD20E14A-MN  |               |              |         | Tray         |
| ATSAMD20E14A-MNT |               |              |         | Tape & Reel  |



| Device Variant | DID.DEVSEL  | Device ID (DID) |
|----------------|-------------|-----------------|
| SAMD20E14A     | 0x0E        | 0x1000130E      |
| Reserved       | 0x0F        |                 |
| SAMD20G18U     | 0x10        | 0x10001310      |
| SAMD20G17U     | 0x11        | 0x10001311      |
| Reserved       | 0x12 - 0xFF |                 |

**Note:** The device variant (last letter of the ordering number) is independent of the die revision (DSU.DID.REVISION): The device variant denotes functional differences, whereas the die revision marks evolution of the die. The device variant denotes functional differences, whereas the die revision marks evolution of the die.



# 5. Pinout

# 5.1. SAM D20J

5.1.1. QFN64 / TQFP64





- 5.2. SAM D20G
- 5.2.1. QFN48 / TQFP48



RESET PIN



- 5.3. SAM D20E
- 5.3.1. QFN32 / TQFP32





#### 6. **Product Mapping**

### Figure 6-1. Product Mapping



PAC2 **EVSYS** SERCOM0 SERCOM1 SERCOM2 SERCOM3 SERCOM4 SERCOM5 TC0 TC1 TC2 тС3 TC4 TC5 TC6 TC7 ADC AC DAC PTC Reserved 0x42FFFFFF

This figure represents the full configuration of the SAM D20 device with maximum flash and SRAM capabilities and a full set of peripherals. Refer to the Configuration Summary for details.



- The System Timer is a 24-bit timer that extends the functionality of both the processor and the NVIC. Refer to the Cortex-M0+ Technical Reference Manual for details (www.arm.com).
- Nested Vectored Interrupt Controller (NVIC)
  - External interrupt signals connect to the NVIC, and the NVIC prioritizes the interrupts. Software can set the priority of each interrupt. The NVIC and the Cortex-M0+ processor core are closely coupled, providing low latency interrupt processing and efficient processing of late arriving interrupts. Refer to Nested Vector Interrupt Controller and the Cortex-M0+ Technical Reference Manual for details (www.arm.com).
- System Control Block (SCB)
  - The System Control Block provides system implementation information, and system control. This includes configuration, control, and reporting of the system exceptions. Refer to the Cortex-M0+ Devices Generic User Guide for details (www.arm.com).
- Micro Trace Buffer (MTB)
  - The CoreSight MTB-M0+ (MTB) provides a simple execution trace capability to the Cortex-M0+ processor. Refer to section Micro Trace Buffer and the CoreSight MTB-M0+ Technical Reference Manual for details (www.arm.com).

### 7.1.3. Cortex-M0+ Address Map

#### Table 7-2. Cortex-M0+ Address Map

| Address                               | Peripheral                                  |
|---------------------------------------|---------------------------------------------|
| 0xE000E000                            | System Control Space (SCS)                  |
| 0xE000E010                            | System Timer (SysTick)                      |
| 0xE000E100                            | Nested Vectored Interrupt Controller (NVIC) |
| 0xE000ED00                            | System Control Block (SCB)                  |
| 0x41006000 (see also Product Mapping) | Micro Trace Buffer (MTB)                    |

#### 7.1.4. I/O Interface

#### 7.1.4.1. Overview

Because accesses to the AMBA<sup>®</sup> AHB-Lite<sup>™</sup> and the single cycle I/O interface can be made concurrently, the Cortex-M0+ processor can fetch the next instructions while accessing the I/Os. This enables single cycle I/O accesses to be sustained for as long as needed. Refer to *CPU Local Bus* for more information.

#### 7.1.4.2. Description

Direct access to PORT registers.

# 7.2. Nested Vector Interrupt Controller

### 7.2.1. Overview

The Nested Vectored Interrupt Controller (NVIC) in the SAM D20 supports 32 interrupt lines with four different priority levels. For more details, refer to the Cortex-M0+ Technical Reference Manual (www.arm.com).

#### 7.2.2. Interrupt Line Mapping

Each of the 28 interrupt lines is connected to one peripheral instance, as shown in the table below. Each peripheral can have one or more interrupt flags, located in the peripheral's Interrupt Flag Status and Clear



| Value | Description                   |  |
|-------|-------------------------------|--|
| 0     | Write-protection is disabled. |  |
| 1     | Write-protection is enabled.  |  |

# Bit 3 – GCLK

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| I | Value | Description                   |  |
|---|-------|-------------------------------|--|
|   | 0     | Write-protection is disabled. |  |
|   | 1     | Write-protection is enabled.  |  |

# Bit 2 – SYSCTRL

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

# Bit 1 – PM

Writing a zero to these bits has no effect.

| Value | Description                   |  |
|-------|-------------------------------|--|
| 0     | Write-protection is disabled. |  |
| 1     | Write-protection is enabled.  |  |



Name: WPSET Offset: 0x04 **Reset:** 0x000000 Property: -Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset 15 9 8 Bit 14 13 12 11 10 Access Reset Bit 6 5 3 2 0 7 4 1 EIC RTC WDT GCLK SYSCTRL PM Access R/W R/W R/W R/W R/W R/W 0 0 0 0 0 0 Reset

#### Bit 6 – EIC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |
|-------|-------------------------------|--|
| 0     | Write-protection is disabled. |  |
| 1     | Write-protection is enabled.  |  |

# Bit 5 – RTC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |
|-------|-------------------------------|--|
| 0     | Write-protection is disabled. |  |
| 1     | Write-protection is enabled.  |  |

# Bit 4 – WDT

Writing a zero to these bits has no effect.



Name: WPCLR Offset: 0x00 **Reset:** 0x000002 Property: -Bit 31 30 29 28 27 26 25 24 Access Reset Bit 23 22 21 20 19 18 17 16 Access Reset 15 9 8 Bit 14 13 12 11 10 Access Reset Bit 6 5 3 2 0 7 4 1 МТВ PORT NVMCTRL DSU Access R/W R/W R/W R/W 0 0 0 1 Reset

#### Bit 6 – MTB

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

# Bit 3 – PORT

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bit 2 – NVMCTRL

Writing a zero to these bits has no effect.



| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bit 1 – DSU

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# 7.7.3. PAC2 Register Description



7.7.3.1. Write Protect Clear

 Name:
 WPCLR

 Offset:
 0x00

 Reset:
 0x00800000

 Property:

| Bit    | 31      | 30      | 29      | 28      | 27      | 26      | 25    | 24  |
|--------|---------|---------|---------|---------|---------|---------|-------|-----|
|        |         |         |         |         |         |         |       |     |
| Access |         |         |         |         |         |         |       |     |
| Reset  |         |         |         |         |         |         |       |     |
|        |         |         |         |         |         |         |       |     |
| Bit    | 23      | 22      | 21      | 20      | 19      | 18      | 17    | 16  |
|        |         |         |         |         | PTC     | DAC     | AC    | ADC |
| Access |         |         |         |         | R/W     | R/W     | R/W   | R/W |
| Reset  |         |         |         |         | 0       | 0       | 0     | 0   |
|        |         |         |         |         |         |         |       |     |
| Bit    | 15      | 14      | 13      | 12      | 11      | 10      | 9     | 8   |
|        | TC7     | TC6     | TC5     | TC4     | TC3     | TC2     | TC1   | TC0 |
| Access | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     | R/W   | R/W |
| Reset  | 0       | 0       | 0       | 0       | 0       | 0       | 0     | 0   |
|        |         |         |         |         |         |         |       |     |
| Bit    | 7       | 6       | 5       | 4       | 3       | 2       | 1     | 0   |
| [      | SERCOM5 | SERCOM4 | SERCOM3 | SERCOM2 | SERCOM1 | SERCOM0 | EVSYS |     |
| Access | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     | R/W   |     |
| Reset  | 0       | 0       | 0       | 0       | 0       | 0       | 0     |     |

#### Bit 19 – PTC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bit 18 – DAC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |  |
|-------|-------------------------------|--|--|--|
| 0     | Write-protection is disabled. |  |  |  |
| 1     | Write-protection is enabled.  |  |  |  |

# Bit 17 – AC

Writing a zero to these bits has no effect.



| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bit 16 – ADC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bits 15,14,13,12,11,10,9,8 - TCx

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bits 7,6,5,4,3,2 – SERCOMx

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bit 1 – EVSYS

Writing a zero to these bits has no effect.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |



#### Table 8-4. Package Reference

| JEDEC Drawing Reference | MS-026 |
|-------------------------|--------|
| JESD97 Classification   | E3     |

#### 8.2.2. 64 pin QFN



Note: The exposed die attach pad is not connected electrically inside the device.

# **Atmel**

#### Table 8-5. Device and Package Maximum Weight

| 200 | mg |
|-----|----|
|     |    |

#### Table 8-6. Package Charateristics

| Moisture Sensitivity Level | MSL3 |
|----------------------------|------|
|----------------------------|------|

#### Table 8-7. Package Reference

| JEDEC Drawing Reference | MO-220 |
|-------------------------|--------|
| JESD97 Classification   | E3     |

#### 8.2.3. 64-ball UFBGA





#### COMMON DIMENSIONS

| (Unit of Measure = $mm$ ) |                             |     |       |      |
|---------------------------|-----------------------------|-----|-------|------|
| SYMBOL                    | MIN                         | NOM | МАХ   | NOTE |
| А                         |                             |     | 0.650 |      |
| A1                        | 0.140                       |     | 0.240 |      |
| E/D                       | 5.00 / 5.00                 |     |       |      |
| E1/D1                     | 3.50 / 3.50                 |     |       |      |
| b                         | 0.200                       |     | 0.300 |      |
| е                         | Ball pltch : 0.500          |     |       |      |
| м                         | Mold thickness : 0.250 ref  |     |       |      |
| S                         | Subst thickness : 0.136 ref |     |       |      |
| aaa                       | Pack edge tolerance : 0.100 |     |       |      |
| bbb                       | Mold flatness : 0.100       |     |       |      |
| ddd                       | Copla : 0.100               |     |       |      |
| ball diam                 | 0.250                       |     |       |      |
| n                         | 64                          |     |       |      |

Notes : 1. This drawing is for general information only. Refer to JEDEC Drawing MO-280, Variation UCCBB for proper dimensions, tolerances, datums, etc. 2. Array as seen from the bottom of the package.

Dimension A includes stand-off height A1, package body thickness, and lid height, but does not include attached features.
 Dimension b is measured at the maximum ball diameter, parallel to primary datum C.

Table 8-8. Device and Package Maximum Weight

BOTTOM VIEW

☐ aaa(4X)

| 27.4 | mg |
|------|----|
|------|----|



| Table 8-9. | Package Characteristics |
|------------|-------------------------|
|------------|-------------------------|

| Moisture Sensitivity Level    | MSL3   |  |
|-------------------------------|--------|--|
| Table 8-10. Package Reference |        |  |
| JEDEC Drawing Reference       | MO-220 |  |
| JESD97 Classification         | E8     |  |

# 8.2.4. 48 pin TQFP





### Table 8-11. Device and Package Maximum Weight

| 140 | mg |
|-----|----|
|     |    |

#### Table 8-12. Package Characteristics

| Moisture Sensitivity Level    | MSL3   |  |
|-------------------------------|--------|--|
| Table 8-13. Package Reference |        |  |
| JEDEC Drawing Reference       | MS-026 |  |
| JESD97 Classification         | E3     |  |

