



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                           |
|----------------------------|---------------------------------------------------------------------------|
| Product Status             | Active                                                                    |
| Core Processor             | ARM® Cortex®-M0+                                                          |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 48MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 52                                                                        |
| Program Memory Size        | 16KB (16K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 2K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                              |
| Data Converters            | A/D 20x12b; D/A 1x10b                                                     |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 64-VFQFN Exposed Pad                                                      |
| Supplier Device Package    | 64-QFN (9x9)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsamd20j14a-mn |
|                            |                                                                           |

- Up to five 16-bit Timer/Counters (TC), configurable as either:
  - One 16-bit TC with two compare/capture channels
  - One 8-bit TC with two compare/capture channels
  - One 32-bit TC with two compare/capture channels, by using two TCs
- 32-bit Real Time Counter (RTC) with clock/calendar function
- Watchdog Timer (WDT)
- CRC-32 generator
- Up to six Serial Communication Interfaces (SERCOM), each configurable to operate as either:
  - USART with full-duplex and single-wire half-duplex configuration
  - Inter-Integrated Circuit (I<sup>2</sup>C) up to 400kHz
  - · Serial Peripheral Interface (SPI)
- One 12-bit, 350ksps Analog-to-Digital Converter (ADC) with up to 20 channels
  - · Differential and single-ended input
  - 1/2x to 16x programmable gain stage
  - Automatic offset and gain error compensation
  - Oversampling and decimation in hardware to support 13-, 14-, 15- or 16-bit resolution
- 10-bit, 350ksps Digital-to-Analog Converter (DAC)
- Two Analog Comparators (AC) with window compare function
- Peripheral Touch Controller (PTC)
  - 256-Channel capacitive touch and proximity sensing
- I/O
  - Up to 52 programmable I/O pins
- Packages
  - 64-pin TQFP, QFN
  - 64-ball UFBGA
  - 48-pin TQFP, QFN
  - 45-ball WLCSP
  - 32-pin TQFP, QFN
- Operating Voltage
  - 1.62V 3.63V
- Power Consumption
  - Down to 70µA/MHz in active mode
  - Down to 8µA running the Peripheral Touch Controller



# 3.2. SAM D20G

| Ordering Code    | FLASH (bytes) | SRAM (bytes) | Package | Carrier Type |
|------------------|---------------|--------------|---------|--------------|
| ATSAMD20G14A-AU  | 16K           | 2K           | TQFP32  | Tray         |
| ATSAMD20G14A-AUT |               |              |         | Tape & Reel  |
| ATSAMD20G14A-AN  |               |              |         | Tray         |
| ATSAMD20G14A-ANT |               |              |         | Tape & Reel  |
| ATSAMD20G14A-MU  |               |              | QFN32   | Tray         |
| ATSAMD20G14A-MUT |               |              |         | Tape & Reel  |
| ATSAMD20G14A-MN  |               |              |         | Tray         |
| ATSAMD20G14A-MNT |               |              |         | Tape & Reel  |
| ATSAMD20G15A-AU  | 32K           | 4K           | TQFP48  | Tray         |
| ATSAMD20G15A-AUT |               |              |         | Tape & Reel  |
| ATSAMD20G15A-AN  |               |              |         | Tray         |
| ATSAMD20G15A-ANT |               |              |         | Tape & Reel  |
| ATSAMD20G15A-MU  |               |              | QFN48   | Tray         |
| ATSAMD20G15A-MUT |               |              |         | Tape & Reel  |
| ATSAMD20G15A-MN  |               |              |         | Tray         |
| ATSAMD20G15A-MNT |               |              |         | Tape & Reel  |
| ATSAMD20G16A-AU  | 64K           | 8K           | TQFP48  | Tray         |
| ATSAMD20G16A-AUT |               |              |         | Tape & Reel  |
| ATSAMD20G16A-AN  |               |              |         | Tray         |
| ATSAMD20G16A-ANT |               |              |         | Tape & Reel  |
| ATSAMD20G16A-MU  |               |              | QFN48   | Tray         |
| ATSAMD20G16A-MUT |               |              |         | Tape & Reel  |
| ATSAMD20G16A-MN  |               |              |         | Tray         |
| ATSAMD20G16A-MNT |               |              |         | Tape & Reel  |



| Device Variant | DID.DEVSEL  | Device ID (DID) |
|----------------|-------------|-----------------|
| SAMD20E14A     | 0x0E        | 0x1000130E      |
| Reserved       | 0x0F        |                 |
| SAMD20G18U     | 0x10        | 0x10001310      |
| SAMD20G17U     | 0x11        | 0x10001311      |
| Reserved       | 0x12 - 0xFF |                 |

**Note:** The device variant (last letter of the ordering number) is independent of the die revision (DSU.DID.REVISION): The device variant denotes functional differences, whereas the die revision marks evolution of the die. The device variant denotes functional differences, whereas the die revision marks evolution of the die.



# 4. Block Diagram



**Note:** 1. Some products have different number of SERCOM instances, Timer/Counter instances, PTC signals and ADC signals. Refer to *Peripherals Configuration Summary* for details.



# 5. Pinout

# 5.1. SAM D20J

### 5.1.1. QFN64 / TQFP64





## 5.2.2. WLCSP45

12 10 8 6 4 2 13 11 9 7 5 3 1



- DIGITAL PIN
- ANALOG PIN
- OSCILLATOR
- GROUND
- INPUT SUPPLY
- REGULATED OUTPUT SUPPLY
- RESET PIN



# 6. Product Mapping

Figure 6-1. Product Mapping



This figure represents the full configuration of the SAM D20 device with maximum flash and SRAM capabilities and a full set of peripherals. Refer to the Configuration Summary for details.



(INTFLAG) register. The interrupt flag is set when the interrupt condition occurs. Each interrupt in the peripheral can be individually enabled by writing a one to the corresponding bit in the peripheral's Interrupt Enable Set (INTENSET) register, and disabled by writing a one to the corresponding bit in the peripheral's Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated from the peripheral when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt requests for one peripheral are ORed together on system level, generating one interrupt request for each peripheral. An interrupt request will set the corresponding interrupt pending bit in the NVIC interrupt pending registers (SETPEND/CLRPEND bits in ISPR/ICPR). For the NVIC to activate the interrupt, it must be enabled in the NVIC interrupt enable register (SETENA/CLRENA bits in ISER/ICER). The NVIC interrupt registers IPR0-IPR7 provide a priority field for each interrupt.

Table 7-3. Interrupt Line Mapping

| Peripheral Source                          | NVIC Line |
|--------------------------------------------|-----------|
| EIC NMI – External Interrupt Controller    | NMI       |
| PM – Power Manager                         | 0         |
| SYSCTRL – System Control                   | 1         |
| WDT – Watchdog Timer                       | 2         |
| RTC – Real Time Counter                    | 3         |
| EIC – External Interrupt Controller        | 4         |
| NVMCTRL – Non-Volatile Memory Controller   | 5         |
| EVSYS – Event System                       | 6         |
| SERCOM0 – Serial Communication Interface 0 | 7         |
| SERCOM1 – Serial Communication Interface 1 | 8         |
| SERCOM2 – Serial Communication Interface 2 | 9         |
| SERCOM3 – Serial Communication Interface 3 | 10        |
| SERCOM4 – Serial Communication Interface 4 | 11        |
| SERCOM5 – Serial Communication Interface 5 | 12        |
| TC0 – Timer Counter 0                      | 13        |
| TC1 – Timer Counter 1                      | 14        |
| TC2 – Timer Counter 2                      | 15        |
| TC3 – Timer Counter 3                      | 16        |
| TC4 – Timer Counter 4                      | 17        |
| TC5 – Timer Counter 5                      | 18        |
| TC6 – Timer Counter 6                      | 19        |
| TC7 – Timer Counter 7                      | 20        |
| ADC – Analog-to-Digital Converter          | 21        |
| AC – Analog Comparator                     | 22        |
|                                            |           |



| Peripheral Source                 | NVIC Line |  |
|-----------------------------------|-----------|--|
| DAC – Digital-to-Analog Converter | 23        |  |
| PTC – Peripheral Touch Controller | 24        |  |

## 7.3. Micro Trace Buffer

#### 7.3.1. Features

- Program flow tracing for the Cortex-M0+ processor
- MTB SRAM can be used for both trace and general purpose storage by the processor
- The position and size of the trace buffer in SRAM is configurable by software
- CoreSight compliant

#### 7.3.2. Overview

When enabled, the MTB records changes in program flow, reported by the Cortex-M0+ processor over the execution trace interface shared between the Cortex-M0+ processor and the CoreSight MTB-M0+. This information is stored as trace packets in the SRAM by the MTB. An off-chip debugger can extract the trace information using the Debug Access Port to read the trace information from the SRAM. The debugger can then reconstruct the program flow from this information.

The MTB simultaneously stores trace information into the SRAM, and gives the processor access to the SRAM. The MTB ensures that trace write accesses have priority over processor accesses.

The execution trace packet consists of a pair of 32-bit words that the MTB generates when it detects the processor PC value changes non-sequentially. A non-sequential PC change can occur during branch instructions or during exception entry. See the CoreSight MTB-M0+ Technical Reference Manual for more details on the MTB execution trace packet format.

Tracing is enabled when the MASTER.EN bit in the Master Trace Control Register is 1. There are various ways to set the bit to 1 to start tracing, or to 0 to stop tracing. See the CoreSight Cortex-M0+ Technical Reference Manual for more details on the Trace start and stop and for a detailed description of the MTB's MASTER register. The MTB can be programmed to stop tracing automatically when the memory fills to a specified watermark level or to start or stop tracing by writing directly to the MASTER.EN bit. If the watermark mechanism is not being used and the trace buffer overflows, then the buffer wraps around overwriting previous trace packets.

The base address of the MTB registers is 0x41006000; this address is also written in the CoreSight ROM Table. The offset of each register from the base address is fixed and as defined by the CoreSight MTB-M0+ Technical Reference Manual. The MTB has 4 programmable registers to control the behavior of the trace features:

- POSITION: Contains the trace write pointer and the wrap bit,
- MASTER: Contains the main trace enable bit and other trace control fields,
- FLOW: Contains the WATERMARK address and the AUTOSTOP and AUTOHALT control bits.
- BASE: Indicates where the SRAM is located in the processor memory map. This register is provided to enable auto discovery of the MTB SRAM location, by a debug agent.

See the CoreSight MTB-M0+ Technical Reference Manual for a detailed description of these registers.



| 1 | /alue | Description                   |
|---|-------|-------------------------------|
| C | )     | Write-protection is disabled. |
| 1 |       | Write-protection is enabled.  |

### Bit 3 - GCLK

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

### Bit 2 - SYSCTRL

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

### Bit 1 - PM

Writing a zero to these bits has no effect.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |



| Vá | alue | Description                   |
|----|------|-------------------------------|
| 0  |      | Write-protection is disabled. |
| 1  |      | Write-protection is enabled.  |

# Bit 1 - DSU

Writing a zero to these bits has no effect.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |



## 7.7.2.2. Write Protect Set

 Name:
 WPSET

 Offset:
 0x04

 Reset:
 0x000002

Property: -

| Bit    | 31 | 30  | 29 | 28 | 27   | 26      | 25  | 24 |
|--------|----|-----|----|----|------|---------|-----|----|
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 23 | 22  | 21 | 20 | 19   | 18      | 17  | 16 |
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 15 | 14  | 13 | 12 | 11   | 10      | 9   | 8  |
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 7  | 6   | 5  | 4  | 3    | 2       | 1   | 0  |
|        |    | MTB |    |    | PORT | NVMCTRL | DSU |    |
| Access |    | R/W |    |    | R/W  | R/W     | R/W |    |
| Reset  |    | 0   |    |    | 0    | 0       | 1   |    |

#### Bit 6 - MTB

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

## Bit 3 - PORT

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |
|-------|-------------------------------|--|
| 0     | Write-protection is disabled. |  |
| 1     | Write-protection is enabled.  |  |

## Bit 2 - NVMCTRL

Writing a zero to these bits has no effect.



| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

# Bit 1 - DSU

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |
|-------|-------------------------------|--|
| 0     | Write-protection is disabled. |  |
| 1     | Write-protection is enabled.  |  |

# 7.7.3. PAC2 Register Description



| 1 | Value | Description                   |
|---|-------|-------------------------------|
|   | 0     | Write-protection is disabled. |
|   | 1     | Write-protection is enabled.  |

#### Bit 16 - ADC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

# Bits 15,14,13,12,11,10,9,8 - TCx

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |
|-------|-------------------------------|--|
| 0     | Write-protection is disabled. |  |
| 1     | Write-protection is enabled.  |  |

## Bits 7,6,5,4,3,2 - SERCOMx

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

## Bit 1 - EVSYS

Writing a zero to these bits has no effect.

| 1 | <b>V</b> alue | Description                   |  |
|---|---------------|-------------------------------|--|
| ( | )             | Write-protection is disabled. |  |
| • | 1             | Write-protection is enabled.  |  |



# 8. Packaging Information

# 8.1. Thermal Considerations

## **Related Links**

**Junction Temperature on page 39** 

## 8.1.1. Thermal Resistance Data

The following table summarizes the thermal resistance data depending on the package.

**Table 8-1. Thermal Resistance Data** 

| Package Type  | $\theta_{JA}$ | θ <sub>JC</sub> |
|---------------|---------------|-----------------|
| 32-pin TQFP   | 68.0°C/W      | 25.8°C/W        |
| 48-pin TQFP   | 78.8°C/W      | 12.3°C/W        |
| 64-pin TQFP   | 66.7°C/W      | 11.9°C/W        |
| 32-pin QFN    | 37.2°C/W      | 13.1°C/W        |
| 48-pin QFN    | 33.0°C/W      | 11.4°C/W        |
| 64-pin QFN    | 33.5°C/W      | 11.2°C/W        |
| 64-ball UFBGA | 67.4°C/W      | 12.4°C/W        |
| 45-ball WLCSP | 37.0°C/W      | 0.36°C/W        |

## 8.1.2. Junction Temperature

The average chip-junction temperature, T<sub>J</sub>, in °C can be obtained from the following:

1. 
$$T_J = T_A + (P_D \times \theta_{JA})$$

2. 
$$T_J = T_A + (P_D \times (\theta_{HEATSINK} + \theta_{JC}))$$

## where:

- $\theta_{JA}$  = Package thermal resistance, Junction-to-ambient (°C/W), see Thermal Resistance Data
- $\theta_{JC}$  = Package thermal resistance, Junction-to-case thermal resistance (°C/W), see Thermal Resistance Data
- θ<sub>HEATSINK</sub> = Thermal resistance (°C/W) specification of the external cooling device
- P<sub>D</sub> = Device power consumption (W)
- T<sub>A</sub> = Ambient temperature (°C)

From the first equation, the user can derive the estimated lifetime of the chip and decide if a cooling device is necessary or not. If a cooling device is to be fitted on the chip, the second equation should be used to compute the resulting average chip-junction temperature T<sub>J</sub> in °C.

### **Related Links**

Thermal Considerations on page 39



# 8.2. Package Drawings

# 8.2.1. 64 pin TQFP



Table 8-2. Device and Package Maximum Weight

| 300 | mg |
|-----|----|
|     | 3  |

## **Table 8-3. Package Characteristics**

| Moisture Sensitivity Level | MSL3 |
|----------------------------|------|



### Table 8-4. Package Reference

| JEDEC Drawing Reference | MS-026 |
|-------------------------|--------|
| JESD97 Classification   | E3     |

## 8.2.2. 64 pin QFN



Note: The exposed die attach pad is not connected electrically inside the device.



# Table 8-11. Device and Package Maximum Weight

| 140 | mg |
|-----|----|
|     | •  |

# Table 8-12. Package Characteristics

| Moisture Sensitivity Level | MSL3 |
|----------------------------|------|
| ,                          |      |

# Table 8-13. Package Reference

| JEDEC Drawing Reference | MS-026 |
|-------------------------|--------|
| JESD97 Classification   | E3     |



# 8.2.7. 32 pin TQFP



Table 8-20. Device and Package Maximum Weight

| 100 | mg |
|-----|----|
|     |    |

### **Table 8-21. Package Charateristics**

| Moisture Sensitivity Level MSL3 |  |
|---------------------------------|--|
|---------------------------------|--|



# **Table 8-27. Package Characteristics**

| Moisture Sensitivity Level | MSL1 |
|----------------------------|------|
|                            |      |

# Table 8-28. Package Reference

| JEDEC Drawing Reference | MO-220 |
|-------------------------|--------|
| JESD97 Classification   | E1     |

# 8.3. Soldering Profile

The following table gives the recommended soldering profile from J-STD-20.

Table 8-29.

| Profile Feature                            | Green Package  |
|--------------------------------------------|----------------|
| Average Ramp-up Rate (217°C to peak)       | 3°C/s max.     |
| Preheat Temperature 175°C ±25°C            | 150-200°C      |
| Time Maintained Above 217°C                | 60-150s        |
| Time within 5°C of Actual Peak Temperature | 30s            |
| Peak Temperature Range                     | 260°C          |
| Ramp-down Rate                             | 6°C/s max.     |
| Time 25°C to Peak Temperature              | 8 minutes max. |

A maximum of three reflow passes is allowed per component.

