



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Active                                                                     |
| Core Processor             | ARM® Cortex®-M0+                                                           |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 48MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                           |
| Number of I/O              | 52                                                                         |
| Program Memory Size        | 256KB (256K x 8)                                                           |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 32K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                               |
| Data Converters            | A/D 20x12b; D/A 1x10b                                                      |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 64-UFBGA                                                                   |
| Supplier Device Package    | 64-UFBGA (5x5)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsamd20j18a-cut |
|                            |                                                                            |

# 1. Description

The Atmel® | SMART™ SAM D20 is a series of low-power microcontrollers using the 32-bit ARM® Cortex®-M0+ processor, and ranging from 32- to 64-pins with up to 256KB Flash and 32KB of SRAM. The SAM D20 devices operate at a maximum frequency of 48MHz and reach 2.46 CoreMark/MHz. They are designed for simple and intuitive migration with identical peripheral modules, hex compatible code, identical linear address map and pin compatible migration paths between all devices in the product series. All devices include intelligent and flexible peripherals, Atmel Event System for inter-peripheral signaling, and support for capacitive touch button, slider and wheel user interfaces.

The SAM D20 devices provide the following features: In-system programmable Flash, eight-channel Event System, programmable interrupt controller, up to 52 programmable I/O pins, 32-bit real-time clock and calendar, up to eight 16-bit Timer/Counters (TC) . The timer/counters can be configured to perform frequency and waveform generation, accurate program execution timing or input capture with time and frequency measurement of digital signals. The TCs can operate in 8- or 16-bit mode, selected TCs can be cascaded to form a 32-bit TC. The series provide up to six Serial Communication Modules (SERCOM) that each can be configured to act as an USART, UART, SPI, I<sup>2</sup>C up to 400kHz, up to twenty-channel 350ksps 12-bit ADC with programmable gain and optional oversampling and decimation supporting up to 16-bit resolution, one 10-bit 350ksps DAC, two analog comparators with window mode, Peripheral Touch Controller supporting up to 256 buttons, sliders, wheels and proximity sensing; programmable Watchdog Timer, brown-out detector and power-on reset and two-pin Serial Wire Debug (SWD) program and debug interface.

All devices have accurate and low-power external and internal oscillators. All oscillators can be used as a source for the system clock. Different clock domains can be independently configured to run at different frequencies, enabling power saving by running each peripheral at its optimal clock frequency, and thus maintaining a high CPU frequency while reducing power consumption.

The SAM D20 devices have two software-selectable sleep modes, idle and standby. In idle mode the CPU is stopped while all other functions can be kept running. In standby all clocks and functions are stopped expect those selected to continue running. The device supports SleepWalking. This feature allows the peripheral to wake up from sleep based on predefined conditions, and thus allows the CPU to wake up only when needed, e.g. when a threshold is crossed or a result is ready. The Event System supports synchronous and asynchronous events, allowing peripherals to receive, react to and send events even in standby mode.

The Flash program memory can be reprogrammed in-system through the SWD interface. The same interface can be used for non-intrusive on-chip debug of application code. A boot loader running in the device can use any communication interface to download and upgrade the application program in the Flash memory.

The SAM D20 devices are supported with a full suite of program and system development tools, including C compilers, macro assemblers, program debugger/simulators, programmers and evaluation kits.



# 2. Configuration Summary

|                                                   | SAM D20J            | SAM D20G                 | SAM D20E            |
|---------------------------------------------------|---------------------|--------------------------|---------------------|
| Pins                                              | 64                  | 48                       | 32                  |
| General Purpose I/O-pins (GPIOs)                  | 52                  | 38                       | 26                  |
| Flash                                             | 256/128/64/32KB     | 256/128/64/32KB          | 256/128/64/32KB     |
| SRAM                                              | 32/16/8/4/2KB       | 32/16/8/4/2KB            | 32/16/8/4/2KB       |
| Timer Counter (TC) instances                      | 8                   | 6                        | 6                   |
| Waveform output channels per TC instance          | 2                   | 2                        | 2                   |
| Serial Communication Interface (SERCOM) instances | 6                   | 6                        | 4                   |
| Analog-to-Digital Converter (ADC) channels        | 20                  | 14                       | 10                  |
| Analog Comparators (AC)                           | 2                   | 2                        | 2                   |
| Digital-to-Analog Converter (DAC) channels        | 1                   | 1                        | 1                   |
| Real-Time Counter (RTC)                           | Yes                 | Yes                      | Yes                 |
| RTC alarms                                        | 1                   | 1                        | 1                   |
| RTC compare values                                | One 32-bit value or | One 32-bit value or      | One 32-bit value or |
|                                                   | two 16-bit values   | two 16-bit values        | two 16-bit values   |
| External Interrupt lines                          | 16                  | 16                       | 16                  |
| Peripheral Touch Controller (PTC) X and Y lines   | 16x16               | 12x10                    | 10x6                |
| Maximum CPU frequency                             | 48MHz               |                          |                     |
| Packages                                          | QFN                 | QFN                      | QFN                 |
|                                                   | TQFP                | TQFP                     | TQFP                |
|                                                   | UFBGA               | WLCSP                    |                     |
| Oscillators                                       | 32.768kHz crystal o | scillator (XOSC32K)      |                     |
|                                                   | 0.4-32MHz crystal c | scillator (XOSC)         |                     |
|                                                   | 32.768kHz internal  | oscillator (OSC32K)      |                     |
|                                                   | 32KHz ultra-low-pov | wer internal oscillator  | (OSCULP32K)         |
|                                                   | 8MHz high-accuracy  | y internal oscillator (C | DSC8M)              |
|                                                   | 48MHz Digital Frequ | uency Locked Loop (      | DFLL48M)            |
| Event System channels                             | 8                   | 8                        | 8                   |
| SW Debug Interface                                | Yes                 | Yes                      | Yes                 |
| Watchdog Timer (WDT)                              | Yes                 | Yes                      | Yes                 |



| Ordering Code    | FLASH (bytes) | SRAM (bytes) | Package | Carrier Type |
|------------------|---------------|--------------|---------|--------------|
| ATSAMD20G17A-AU  | 128K          | 16K          | TQFP48  | Tray         |
| ATSAMD20G17A-AUT |               |              |         | Tape & Reel  |
| ATSAMD20G17A-AN  |               |              |         | Tray         |
| ATSAMD20G17A-ANT |               |              |         | Tape & Reel  |
| ATSAMD20G17A-MU  |               |              | QFN48   | Tray         |
| ATSAMD20G17A-MUT |               |              |         | Tape & Reel  |
| ATSAMD20G17A-MN  |               |              |         | Tray         |
| ATSAMD20G17A-MNT |               |              |         | Tape & Reel  |
| ATSAMD20G17A-UUT |               |              | WLCSP45 | Tape & Reel  |
| ATSAMD20G18A-AU  | 256K          | 32K          | TQFP48  | Tray         |
| ATSAMD20G18A-AUT |               |              |         | Tape & Reel  |
| ATSAMD20G18A-AN  |               |              |         | Tray         |
| ATSAMD20G18A-ANT |               |              |         | Tape & Reel  |
| ATSAMD20G18A-MU  |               |              | QFN48   | Tray         |
| ATSAMD20G18A-MUT |               |              |         | Tape & Reel  |
| ATSAMD20G18A-MN  |               |              |         | Tray         |
| ATSAMD20G18A-MNT |               |              |         | Tape & Reel  |
| ATSAMD20G18A-UUT |               |              | WLCSP45 | Tape & Reel  |

# 3.3. SAM D20J

| Ordering Code    | FLASH (bytes) | SRAM (bytes) | Package | Carrier Type |
|------------------|---------------|--------------|---------|--------------|
| ATSAMD20J14A-AU  | 16K           | 2K           | TQFP64  | Tray         |
| ATSAMD20J14A-AUT |               |              |         | Tape & Reel  |
| ATSAMD20J14A-AN  |               |              |         | Tray         |
| ATSAMD20J14A-ANT |               |              |         | Tape & Reel  |
| ATSAMD20J14A-MU  |               |              | QFN64   | Tray         |
| ATSAMD20J14A-MUT |               |              |         | Tape & Reel  |
| ATSAMD20J14A-MN  |               |              |         | Tray         |
| ATSAMD20J14A-MNT |               |              |         | Tape & Reel  |



| Ordering Code    | FLASH (bytes) | SRAM (bytes) | Package | Carrier Type |
|------------------|---------------|--------------|---------|--------------|
| ATSAMD20J18A-AU  | 256K          | 32K          | TQFP64  | Tray         |
| ATSAMD20J18A-AUT |               |              |         | Tape & Reel  |
| ATSAMD20J18A-AN  |               |              |         | Tray         |
| ATSAMD20J18A-ANT |               |              |         | Tape & Reel  |
| ATSAMD20J18A-MU  |               |              | QFN64   | Tray         |
| ATSAMD20J18A-MUT |               |              |         | Tape & Reel  |
| ATSAMD20J18A-MN  |               |              |         | Tray         |
| ATSAMD20J18A-MNT |               |              |         | Tape & Reel  |
| ATSAMD20J18A-CU  |               |              | UFBGA64 | Tray         |
| ATSAMD20J18A-CUT |               |              |         | Tape & Reel  |

# 3.4. Device Identification

The DSU - Device Service Unit peripheral provides the Device Selection bits in the Device Identification register (DID.DEVSEL) in order to identify the device by software. The device variants have a reset value of DID=0x1001drxx, with the LSB identifying the die number ('d'), the die revision ('r') and the device selection ('xx').

**Table 3-1. Device Identification Values** 

| Device Variant | DID.DEVSEL | Device ID (DID) |
|----------------|------------|-----------------|
| SAMD20J18C     | 0x00       | 0x10001300      |
| SAMD20J18A     | 0x00       | 0x10001300      |
| SAMD20J17A     | 0x01       | 0x10001301      |
| SAMD20J16A     | 0x02       | 0x10001302      |
| SAMD20J15A     | 0x03       | 0x10001303      |
| SAMD20J14A     | 0x04       | 0x10001304      |
| SAMD20G18A     | 0x05       | 0x10001305      |
| SAMD20G17A     | 0x06       | 0x10001306      |
| SAMD20G16A     | 0x07       | 0x10001307      |
| SAMD20G15A     | 0x08       | 0x10001308      |
| SAMD20G14A     | 0x09       | 0x10001309      |
| SAMD20E18A     | 0x0A       | 0x1000130A      |
| SAMD20E17A     | 0x0B       | 0x1000130B      |
| SAMD20E16A     | 0x0C       | 0x1000130C      |
| SAMD20E15A     | 0x0D       | 0x1000130D      |



# 4. Block Diagram



**Note:** 1. Some products have different number of SERCOM instances, Timer/Counter instances, PTC signals and ADC signals. Refer to *Peripherals Configuration Summary* for details.



(INTFLAG) register. The interrupt flag is set when the interrupt condition occurs. Each interrupt in the peripheral can be individually enabled by writing a one to the corresponding bit in the peripheral's Interrupt Enable Set (INTENSET) register, and disabled by writing a one to the corresponding bit in the peripheral's Interrupt Enable Clear (INTENCLR) register. An interrupt request is generated from the peripheral when the interrupt flag is set and the corresponding interrupt is enabled. The interrupt requests for one peripheral are ORed together on system level, generating one interrupt request for each peripheral. An interrupt request will set the corresponding interrupt pending bit in the NVIC interrupt pending registers (SETPEND/CLRPEND bits in ISPR/ICPR). For the NVIC to activate the interrupt, it must be enabled in the NVIC interrupt enable register (SETENA/CLRENA bits in ISER/ICER). The NVIC interrupt priority registers IPR0-IPR7 provide a priority field for each interrupt.

Table 7-3. Interrupt Line Mapping

| Peripheral Source                          | NVIC Line |
|--------------------------------------------|-----------|
| EIC NMI – External Interrupt Controller    | NMI       |
| PM – Power Manager                         | 0         |
| SYSCTRL – System Control                   | 1         |
| WDT – Watchdog Timer                       | 2         |
| RTC – Real Time Counter                    | 3         |
| EIC – External Interrupt Controller        | 4         |
| NVMCTRL – Non-Volatile Memory Controller   | 5         |
| EVSYS – Event System                       | 6         |
| SERCOM0 – Serial Communication Interface 0 | 7         |
| SERCOM1 – Serial Communication Interface 1 | 8         |
| SERCOM2 – Serial Communication Interface 2 | 9         |
| SERCOM3 – Serial Communication Interface 3 | 10        |
| SERCOM4 – Serial Communication Interface 4 | 11        |
| SERCOM5 – Serial Communication Interface 5 | 12        |
| TC0 – Timer Counter 0                      | 13        |
| TC1 – Timer Counter 1                      | 14        |
| TC2 – Timer Counter 2                      | 15        |
| TC3 – Timer Counter 3                      | 16        |
| TC4 – Timer Counter 4                      | 17        |
| TC5 – Timer Counter 5                      | 18        |
| TC6 – Timer Counter 6                      | 19        |
| TC7 – Timer Counter 7                      | 20        |
| ADC – Analog-to-Digital Converter          | 21        |
| AC – Analog Comparator                     | 22        |
|                                            |           |



| Peripheral Source                 | NVIC Line |
|-----------------------------------|-----------|
| DAC – Digital-to-Analog Converter | 23        |
| PTC – Peripheral Touch Controller | 24        |

# 7.3. Micro Trace Buffer

#### 7.3.1. Features

- Program flow tracing for the Cortex-M0+ processor
- MTB SRAM can be used for both trace and general purpose storage by the processor
- The position and size of the trace buffer in SRAM is configurable by software
- CoreSight compliant

#### 7.3.2. Overview

When enabled, the MTB records changes in program flow, reported by the Cortex-M0+ processor over the execution trace interface shared between the Cortex-M0+ processor and the CoreSight MTB-M0+. This information is stored as trace packets in the SRAM by the MTB. An off-chip debugger can extract the trace information using the Debug Access Port to read the trace information from the SRAM. The debugger can then reconstruct the program flow from this information.

The MTB simultaneously stores trace information into the SRAM, and gives the processor access to the SRAM. The MTB ensures that trace write accesses have priority over processor accesses.

The execution trace packet consists of a pair of 32-bit words that the MTB generates when it detects the processor PC value changes non-sequentially. A non-sequential PC change can occur during branch instructions or during exception entry. See the CoreSight MTB-M0+ Technical Reference Manual for more details on the MTB execution trace packet format.

Tracing is enabled when the MASTER.EN bit in the Master Trace Control Register is 1. There are various ways to set the bit to 1 to start tracing, or to 0 to stop tracing. See the CoreSight Cortex-M0+ Technical Reference Manual for more details on the Trace start and stop and for a detailed description of the MTB's MASTER register. The MTB can be programmed to stop tracing automatically when the memory fills to a specified watermark level or to start or stop tracing by writing directly to the MASTER.EN bit. If the watermark mechanism is not being used and the trace buffer overflows, then the buffer wraps around overwriting previous trace packets.

The base address of the MTB registers is 0x41006000; this address is also written in the CoreSight ROM Table. The offset of each register from the base address is fixed and as defined by the CoreSight MTB-M0+ Technical Reference Manual. The MTB has 4 programmable registers to control the behavior of the trace features:

- POSITION: Contains the trace write pointer and the wrap bit,
- MASTER: Contains the main trace enable bit and other trace control fields,
- FLOW: Contains the WATERMARK address and the AUTOSTOP and AUTOHALT control bits.
- BASE: Indicates where the SRAM is located in the processor memory map. This register is provided to enable auto discovery of the MTB SRAM location, by a debug agent.

See the CoreSight MTB-M0+ Technical Reference Manual for a detailed description of these registers.



Write-protect registers allow the user to disable a selected peripheral's write-protection without doing a read-modify-write operation. These registers are mapped into two I/O memory locations, one for clearing and one for setting the register bits. Writing a one to a bit in the Write Protect Clear register (WPCLR) will clear the corresponding bit in both registers (WPCLR and WPSET) and disable the write-protection for the corresponding peripheral, while writing a one to a bit in the Write Protect Set (WPSET) register will set the corresponding bit in both registers (WPCLR and WPSET) and enable the write-protection for the corresponding peripheral. Both registers (WPCLR and WPSET) will return the same value when read.

If a peripheral is write-protected, and if a write access is performed, data will not be written, and the peripheral will return an access error (CPU exception).

The PAC also offers a safety feature for correct program execution, with a CPU exception generated on double write-protection or double unprotection of a peripheral. If a peripheral n is write-protected and a write to one in WPSET[n] is detected, the PAC returns an error. This can be used to ensure that the application follows the intended program flow by always following a write-protect with an unprotect, and vice versa. However, in applications where a write-protected peripheral is used in several contexts, e.g., interrupts, care should be taken so that either the interrupt can not happen while the main application or other interrupt levels manipulate the write-protection status, or when the interrupt handler needs to unprotect the peripheral, based on the current protection status, by reading WPSET.

# 7.7. Register Description

Atomic 8-, 16- and 32-bit accesses are supported. In addition, the 8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be accessed directly. Refer to the Product Mapping for PAC locations.

#### **Related Links**

**Product Mapping on page 19** 

# 7.7.1. PAC0 Register Description



# 7.7.1.1. Write Protect Clear

 Name:
 WPCLR

 Offset:
 0x00

 Reset:
 0x000000

Property: -

| Bit             | 31 | 30  | 29  | 28  | 27   | 26      | 25 | 24 |
|-----------------|----|-----|-----|-----|------|---------|----|----|
|                 |    |     |     |     |      |         |    |    |
| Access          |    |     |     |     |      |         |    |    |
| Reset           |    |     |     |     |      |         |    |    |
|                 |    |     |     |     |      |         |    |    |
| Bit             | 23 | 22  | 21  | 20  | 19   | 18      | 17 | 16 |
|                 |    |     |     |     |      |         |    |    |
| Access          |    |     |     |     |      |         |    |    |
| Reset           |    |     |     |     |      |         |    |    |
|                 |    |     |     |     |      |         |    |    |
| Bit             | 15 | 14  | 13  | 12  | 11   | 10      | 9  | 8  |
|                 |    |     |     |     |      |         |    |    |
|                 |    |     |     |     |      |         |    |    |
| Access          |    |     |     |     |      |         |    |    |
| Access<br>Reset |    |     |     |     |      |         |    |    |
| Reset           |    |     |     |     |      |         |    |    |
|                 |    | 6   | 5   | 4   | 3    | 2       | 1  | 0  |
| Reset<br>Bit    | 7  | EIC | RTC | WDT | GCLK | SYSCTRL | PM | 0  |
| Reset           | 7  |     |     |     |      |         | •  | 0  |

#### Bit 6 - EIC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bit 5 - RTC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

# Bit 4 - WDT

Writing a zero to these bits has no effect.



| 1 | /alue | Description                   |
|---|-------|-------------------------------|
| C | )     | Write-protection is disabled. |
| 1 |       | Write-protection is enabled.  |

#### Bit 3 - GCLK

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

#### Bit 2 - SYSCTRL

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

#### Bit 1 - PM

Writing a zero to these bits has no effect.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |



# 7.7.1.2. Write Protect Set

 Name:
 WPSET

 Offset:
 0x04

 Reset:
 0x000000

Property: -

| Bit    | 31 | 30  | 29  | 28  | 27   | 26      | 25  | 24 |
|--------|----|-----|-----|-----|------|---------|-----|----|
|        |    |     |     |     |      |         |     |    |
| Access |    |     |     |     |      |         |     |    |
| Reset  |    |     |     |     |      |         |     |    |
|        |    |     |     |     |      |         |     |    |
| Bit    | 23 | 22  | 21  | 20  | 19   | 18      | 17  | 16 |
|        |    |     |     |     |      |         |     |    |
| Access |    |     |     |     |      |         |     |    |
| Reset  |    |     |     |     |      |         |     |    |
|        |    |     |     |     |      |         |     |    |
| Bit    | 15 | 14  | 13  | 12  | 11   | 10      | 9   | 8  |
|        |    |     |     |     |      |         |     |    |
| Access |    |     |     |     |      |         |     |    |
| Reset  |    |     |     |     |      |         |     |    |
|        |    |     |     |     |      |         |     |    |
| Bit    | 7  | 6   | 5   | 4   | 3    | 2       | 1   | 0  |
|        |    | EIC | RTC | WDT | GCLK | SYSCTRL | PM  |    |
| Access |    | R/W | R/W | R/W | R/W  | R/W     | R/W |    |
| Reset  |    | 0   | 0   | 0   | 0    | 0       | 0   |    |

#### Bit 6 - EIC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

#### Bit 5 - RTC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bit 4 - WDT

Writing a zero to these bits has no effect.



| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

#### Bit 3 - GCLK

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

#### Bit 2 - SYSCTRL

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bit 1 - PM

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |  |
|-------|-------------------------------|--|--|--|
| 0     | Write-protection is disabled. |  |  |  |
| 1     | Write-protection is enabled.  |  |  |  |

# 7.7.2. PAC1 Register Description



# 7.7.2.1. Write Protect Clear

Name: WPCLR
Offset: 0x00
Reset: 0x000002

Property: -

| Bit    | 31 | 30  | 29 | 28 | 27   | 26      | 25  | 24 |
|--------|----|-----|----|----|------|---------|-----|----|
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     | ·  |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 23 | 22  | 21 | 20 | 19   | 18      | 17  | 16 |
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 15 | 14  | 13 | 12 | 11   | 10      | 9   | 8  |
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 7  | 6   | 5  | 4  | 3    | 2       | 1   | 0  |
|        |    | MTB |    |    | PORT | NVMCTRL | DSU |    |
| Access |    | R/W |    |    | R/W  | R/W     | R/W |    |
| Reset  |    | 0   |    |    | 0    | 0       | 1   |    |

#### Bit 6 - MTB

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bit 3 - PORT

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |  |  |
|-------|-------------------------------|--|--|
| 0     | Write-protection is disabled. |  |  |
| 1     | Write-protection is enabled.  |  |  |

# Bit 2 - NVMCTRL

Writing a zero to these bits has no effect.



# 7.7.2.2. Write Protect Set

 Name:
 WPSET

 Offset:
 0x04

 Reset:
 0x000002

Property: -

| Bit    | 31 | 30  | 29 | 28 | 27   | 26      | 25  | 24 |
|--------|----|-----|----|----|------|---------|-----|----|
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 23 | 22  | 21 | 20 | 19   | 18      | 17  | 16 |
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 15 | 14  | 13 | 12 | 11   | 10      | 9   | 8  |
|        |    |     |    |    |      |         |     |    |
| Access |    |     |    |    |      |         |     |    |
| Reset  |    |     |    |    |      |         |     |    |
|        |    |     |    |    |      |         |     |    |
| Bit    | 7  | 6   | 5  | 4  | 3    | 2       | . 1 | 0  |
|        |    | MTB |    |    | PORT | NVMCTRL | DSU |    |
| Access |    | R/W |    |    | R/W  | R/W     | R/W |    |
| Reset  |    | 0   |    |    | 0    | 0       | 1   |    |

#### Bit 6 - MTB

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

# Bit 3 - PORT

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

# Bit 2 - NVMCTRL

Writing a zero to these bits has no effect.



# 7.7.3.2. Write Protect Set

Name: WPSET Offset: 0x04

**Reset:** 0x00800000

Property: -

| Bit    | 31      | 30      | 29      | 28      | 27      | 26      | 25    | 24  |
|--------|---------|---------|---------|---------|---------|---------|-------|-----|
|        |         |         |         |         |         |         |       |     |
| Access |         |         |         |         |         |         |       |     |
| Reset  |         |         |         |         |         |         |       |     |
|        |         |         |         |         |         |         |       |     |
| Bit    | 23      | 22      | 21      | 20      | 19      | 18      | 17    | 16  |
|        |         |         |         |         | PTC     | DAC     | AC    | ADC |
| Access |         |         |         |         | R/W     | R/W     | R/W   | R/W |
| Reset  |         |         |         |         | 0       | 0       | 0     | 0   |
|        |         |         |         |         |         |         |       |     |
| Bit    | 15      | 14      | 13      | 12      | 11      | 10      | 9     | 8   |
|        | TC7     | TC6     | TC5     | TC4     | TC3     | TC2     | TC1   | TC0 |
| Access | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     | R/W   | R/W |
| Reset  | 0       | 0       | 0       | 0       | 0       | 0       | 0     | 0   |
|        |         |         |         |         |         |         |       |     |
| Bit    | 7       | 6       | 5       | 4       | 3       | 2       | 1     | 0   |
|        | SERCOM5 | SERCOM4 | SERCOM3 | SERCOM2 | SERCOM1 | SERCOM0 | EVSYS |     |
| Access | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     | R/W   |     |
| Reset  | 0       | 0       | 0       | 0       | 0       | 0       | 0     |     |

#### Bit 19 - PTC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

#### Bit 18 - DAC

Writing a zero to these bits has no effect.

Writing a one to these bits will clear the Write Protect bit for the corresponding peripherals.

| Value | Description                   |
|-------|-------------------------------|
| 0     | Write-protection is disabled. |
| 1     | Write-protection is enabled.  |

# Bit 17 - AC

Writing a zero to these bits has no effect.



# 8.2. Package Drawings

# 8.2.1. 64 pin TQFP



Table 8-2. Device and Package Maximum Weight

| 300 | mg |
|-----|----|
|     | 3  |

# **Table 8-3. Package Characteristics**

| Moisture Sensitivity Level | MSL3 |
|----------------------------|------|



#### Table 8-4. Package Reference

| JEDEC Drawing Reference | MS-026 |
|-------------------------|--------|
| JESD97 Classification   | E3     |

# 8.2.2. 64 pin QFN



Note: The exposed die attach pad is not connected electrically inside the device.



# Table 8-11. Device and Package Maximum Weight

| 140  | mg |
|------|----|
| 1.10 | 9  |

# **Table 8-12. Package Characteristics**

| М | oisture Sensitivity Level | MSL3 |
|---|---------------------------|------|
|   | ,                         |      |

# Table 8-13. Package Reference

| JEDEC Drawing Reference | MS-026 |
|-------------------------|--------|
| JESD97 Classification   | E3     |



#### Table 8-16. Package Reference

| JEDEC Drawing Reference | MO-220 |
|-------------------------|--------|
| JESD97 Classification   | E3     |

#### 8.2.6. 45-ball WLCSP



Table 8-17. Device and Package Maximum Weight

| 7.3 | mg  |
|-----|-----|
|     | J 9 |

# Table 8-18. Package Characteristics

| Moisture Sensitivity Level | MSL1 |
|----------------------------|------|
|----------------------------|------|

# Table 8-19. Package Reference

| JEDEC Drawing Reference | MO-220 |
|-------------------------|--------|
| JESD97 Classification   | E1     |



# Table 8-22. Package Reference

| JEDEC Drawing Reference | MS-026 |
|-------------------------|--------|
| JESD97 Classification   | E3     |

# 8.2.8. 32 pin QFN



Note: The exposed die attach pad is connected inside the device to GND and GNDANA.

Table 8-23. Device and Package Maximum Weight

| 90 mg | 90 | mg |
|-------|----|----|
|-------|----|----|

